
LCSR Programming Model
http://www.motorola.com/computer/literature
2-53
2
.
DMAC Registers
This section provides addresses and bit level descriptions of the DMAC
counters, control registers, and status registers. Other control functions are
also included in this section.
EPROM Decoder, SRAM and DMA Control Register
This register controls the snoop control bits used by the DMAC when it is
accessing table entries.
SRAMS
These VMEchip2 bits are not used on the MVME1x7P.
Table 2-3. DMAC Command Packet Format
Entry
Function
0 (bits 0-15)
--
Control Word
1 (bits 0-31)
Local Bus Address
2 (bits 0-31)
VMEbus Address
3 (bits 0-31)
Byte Count
4 (bits 0-31)
Address of Next Command Packet
ADR/SIZ
$FFF40030 (8 bits [6 used] of 32)
BIT
23
22
21
20
19
18
17
16
NAME
WAIT RMW
ROM0
TBLSC
SRAMS
OPER
R/W
R/W
R/W
R/W
RESET
0 PSL
1 PSL
0 PS
0 PS
Содержание MVME1X7P
Страница 1: ...MVME1X7P Single Board Computer Programmer s Reference Guide V1X7PA PG1 Edition of October 2000 ...
Страница 16: ...xvi ...
Страница 18: ...xviii ...
Страница 20: ...xx ...
Страница 26: ...xxvi ...
Страница 90: ...1 64 Computer Group Literature Center Web Site Programming Issues 1 ...
Страница 248: ...3 50 Computer Group Literature Center Web Site PCCchip2 3 ...
Страница 286: ...4 38 Computer Group Literature Center Web Site MCECC Functions 4 ...
Страница 288: ...A 2 Computer Group Literature Center Web Site Summary of Changes A ...
Страница 316: ...Index IN 14 Computer Group Literature Center Web Site I N D E X ...