9
9-4
Ver.0.10
DMAC
9.2 DMAC Related Registers
9.2 DMAC Related Registers
The diagram below shows a memory map of DMAC related registers.
Figure 9.2.1 DMAC Related Register Map (1/2)
Address
D0
D7
+0 Address
+1 Address
D8
D15
Note: The registers enclosed in thick frames can only be accessed in halfwords.
DMA0-4 Interrupt Request Status
Register (DM04ITST)
H'0080 0400
H'0080 0414
H'0080 0416
H'0080 0418
H'0080 0410
H'0080 0412
H'0080 0422
H'0080 0424
H'0080 0426
H'0080 0428
H'0080 042A
H'0080 0420
H'0080 0432
H'0080 0434
H'0080 0436
H'0080 0438
H'0080 043A
H'0080 0430
H'0080 0408
H'0080 042C
H'0080 042E
H'0080 043C
H'0080 043E
H'0080 041A
H'0080 041C
H'0080 041E
Blank addresses are reserved.
DMA0 Source Address Register (DM0SA)
DMA0 Destination Address Register (DM0DA)
DMA0-4 Interrupt Mask
Register (DM04ITMK)
DMA5-9 Interrupt Request Status
Register (DM59ITST)
DMA5-9 Interrupt Mask
Register (DM59ITMK)
DMA0 Channel Control
Register (DM0CNT)
DMA0 Transfer Count
Register (DM0TCT)
DMA5 Source Address Register (DM5SA)
DMA5 Destination Address Register (DM5DA)
DMA5 Channel Control
Register (DM5CNT)
DMA5 Transfer Count
Register (DM5TCT)
DMA1 Source Address Register (DM1SA)
DMA1 Destination Address Register (DM1DA)
DMA1 Channel Control
Register (DM1CNT)
DMA1 Transfer Count
Register (DM1TCT)
DMA6 Source Address Register (DM6SA)
DMA6 Destination Address Register (DM6DA)
DMA6 Channel Control
Register (DM6CNT)
DMA6 Transfer Count
Register (DM6TCT)
DMA2 Source Address Register (DM2SA)
DMA2 Destination Address Register (DM2DA)
DMA2 Channel Control
Register (DM2CNT)
DMA2 Transfer Count
Register (DM2TCT)
DMA7 Source Address Register (DM7SA)
DMA7 Destination Address Register (DM7DA)
DMA7 Channel Control
Register (DM7CNT)
DMA7 Transfer Count
Register (DM7TCT)
Содержание M32170F3VFP
Страница 19: ...CHAPTER 1 CHAPTER 1 OVERVIEW 1 1 Outline of the 32170 1 2 Block Diagram 1 3 Pin Function 1 4 Pin Layout ...
Страница 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Страница 56: ...2 2 14 Ver 0 10 This is a blank page ...
Страница 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Страница 192: ...6 6 58 Ver 0 10 INTERNAL MEMORY 6 9 Precautions to Be Taken When Rewriting Flash Memory This is a blank page ...
Страница 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Страница 498: ...10 10 228 Ver 0 10 MULTIJUNCTION TIMERS 10 9 TOM Output related 16 bit Timer This is a blank page ...
Страница 550: ...11 11 52 Ver 0 10 A D CONVERTERS 11 4 Precautions on Using A D Converters This is a blank page ...
Страница 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Страница 710: ...14 14 16 Ver 0 10 REAL TIME DEBUGGER RTD 14 4 Typical Connection with the Host This is a blank page ...
Страница 746: ...16 16 20 Ver 0 10 WAIT CONTROLLER 16 3 Typical Operation of the Wait Controller This is a blank page ...
Страница 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Страница 757: ...CHAPTER 18 CHAPTER 18 OSCILLATION CIRCUIT 18 1 Oscillator Circuit 18 2 Clock Generator Circuit ...
Страница 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Страница 798: ...19 19 36 Ver 0 10 JTAG 19 6 Precautions about Board Design when Connecting JTAG This is a blank page ...
Страница 830: ...21 21 24 Ver 0 10 PRELIMINARY PRELIMINARY This is a blank page ELECTRICAL CHARACTERISTICS 21 5 AC Characteristics ...
Страница 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Страница 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Страница 837: ...Appendix 2 1 32170 Instruction Processing Time APPENDIX 2 APPENDIX 2 INSTRUCTION PROCESSING TIME ...
Страница 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...