6
6-14
Ver.0.10
6.4.4 Virtual Flash L Bank Registers
■
Virtual Flash L Bank Register 0 (FELBANK0)
<Address: H'0080 07E8>
■
Virtual Flash L Bank Register 1 (FELBANK1)
<Address: H'0080 07EA>
■
Virtual Flash L Bank Register 2 (FELBANK2)
<Address: H'0080 07EC>
■
Virtual Flash L Bank Register 3 (FELBANK3)
<Address: H'0080 07EE>
INTERNAL MEMORY
6.4 Registers Associated with the Internal Flash Memory
LBANKAD
D0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
D15
<When reset : H'0000>
D
Bit Name
Function
R
W
0
MODENL
0 : Disable virtual flash function
(Virtual flash emulation enable)
1 : Enable virtual flash function
1 - 7
No functions assigned
0
—
8 - 14
LBANKAD
A12 - A18 of start address of the L bank
(L bank address)
to be selected
15
No functions assigned
0
—
Note: This register must always be accessed in halfword.
(1) MODENL (Virtual Flash Emulation Enable) bit (D0)
The MODENL bit can be set to 1 after entering virtual flash emulation mode (by setting the
FEMMOD bit to 1 while the FENTRY bit = 0). This causes the virtual flash emulation function to
become effective for the L bank area selected by the LBANKAD bits.
(2) LBANKAD (L Bank Address) bits (D8-D14)
The LBANKAD bits are provided for selecting one L bank from a total of 96 L banks separated
every 8 KB. Use these LBANKAD bits to set the seven bits, A12-A18, of the 32-bit start address
of the L bank you want to select.
(For details, refer to Section 6.7, "Virtual Flash Emulation Function.")
Note: The M32170F4 and M32170F3 do not have Virtual Flash L Bank Register 3 (FELBANK3).
MOD
ENL
Содержание M32170F3VFP
Страница 19: ...CHAPTER 1 CHAPTER 1 OVERVIEW 1 1 Outline of the 32170 1 2 Block Diagram 1 3 Pin Function 1 4 Pin Layout ...
Страница 42: ...1 1 24 Ver 0 10 OVERVIEW 1 4 Pin Layout This is a blank page ...
Страница 56: ...2 2 14 Ver 0 10 This is a blank page ...
Страница 88: ...3 3 32 Ver 0 10 ADDRESS SPACE 3 7 Notes on Address Space This is a blank page ...
Страница 192: ...6 6 58 Ver 0 10 INTERNAL MEMORY 6 9 Precautions to Be Taken When Rewriting Flash Memory This is a blank page ...
Страница 270: ...9 9 40 Ver 0 10 DMAC 9 4 Precautions about the DMAC This is a blank page ...
Страница 498: ...10 10 228 Ver 0 10 MULTIJUNCTION TIMERS 10 9 TOM Output related 16 bit Timer This is a blank page ...
Страница 550: ...11 11 52 Ver 0 10 A D CONVERTERS 11 4 Precautions on Using A D Converters This is a blank page ...
Страница 614: ...12 12 64 Ver 0 10 This is a blank page SERIAL I O 12 9 Precautions on Using UART Mode ...
Страница 710: ...14 14 16 Ver 0 10 REAL TIME DEBUGGER RTD 14 4 Typical Connection with the Host This is a blank page ...
Страница 746: ...16 16 20 Ver 0 10 WAIT CONTROLLER 16 3 Typical Operation of the Wait Controller This is a blank page ...
Страница 756: ...17 17 10 Ver 0 10 RAM BACKUP MODE 17 4 Exiting RAM Backup Mode Wakeup This is a blank page ...
Страница 757: ...CHAPTER 18 CHAPTER 18 OSCILLATION CIRCUIT 18 1 Oscillator Circuit 18 2 Clock Generator Circuit ...
Страница 762: ...18 18 6 Ver 0 10 OSCILLATION CIRCUIT 18 2 Clock Generator Circuit This is a blank page ...
Страница 798: ...19 19 36 Ver 0 10 JTAG 19 6 Precautions about Board Design when Connecting JTAG This is a blank page ...
Страница 830: ...21 21 24 Ver 0 10 PRELIMINARY PRELIMINARY This is a blank page ELECTRICAL CHARACTERISTICS 21 5 AC Characteristics ...
Страница 831: ...CHAPTER 22 CHAPTER 22 TYPICAL CHARACTERISTICS 22 1 A D Conversion Characteristics ...
Страница 833: ...Appendix 1 1 Dimensional Outline Drawing APPENDIX 1 APPENDIX 1 MECHANICAL SPECIFICATIONS ...
Страница 837: ...Appendix 2 1 32170 Instruction Processing Time APPENDIX 2 APPENDIX 2 INSTRUCTION PROCESSING TIME ...
Страница 841: ...Appendix 3 1 Precautions about Noise APPENDIX 3 APPENDIX 3 PRECAUTIONS ABOUT NOISE ...