Appendix: References
Microsemi Proprietary DG0799 Demo Guide Revision 3.0
37
8
Appendix: References
This section lists documents that provide more information about and about the IP cores used in the 1G
loopback demo design and about PolarFire 1G Ethernet Solutions in general.
•
For more information about PF_IOD_CDR_CCC and PF_IOD_CDR, see
.
•
For more information about CoreTSE, see
•
For more information about PF_CCC, see
UG0684: PolarFire FPGA Clocking Resources User
•
For more information about PF_SRAM_AXI_AHBL, see
UG0680: PolarFire FPGA Fabric User
•
For more information about CoreAHBLite, see
•
For information about COREAHBTOAPB3, see
.
•
For more information about CoreAPB3, see
•
For more information about CoreUARTapb, see
.
•
For more information about CoreSPI, see
•
For more information about PF_INIT_MONITOR, see
UG0725: PolarFire FPGA Device Power-Up
.
•
For more information about Mi-V soft processor, see
from the
Libero Catalog.
•
For general information about PolarFire 1G Ethernet Solutions, see
.
•
For more information about the PolarFire Evaluation board, see
.