
PolarFire FPGA 1G Ethernet Loopback Using IOD CDR
Microsemi Proprietary DG0799 Demo Guide Revision 3.0
7
Figure 4 •
CORETSE_0 Configurator
2.3.3.3
pf_init_monitor_0
The pf_init_monitor_0 (PF_INIT_MONITOR) block is used to issue a reset signal to the user logic
(FABRIC_RESET_N). To ensure a glitch-free reset, the DEVICE_INIT_DONE signal is connected to the
CORERESET_PF IP with a lock signal from the PF_CCC macro. The AUTOCALIB_DONE signals the
completion of I/O calibration after which the I/Os can be used. Hence, the AUTOCALIB_DONE and
PLL_LOCK are ANDed and used to reset PF_IOD_CDR_C0_0 and CORETSE_0.
This IP retains the default configuration.
2.3.3.4
Core_reset_pf_0
The Core_reset_pf_0 (CORERESET_PF) block handles the sequencing of reset signals in the PolarFire
device. The CORERESET_PF block synchronizes the reset of all the blocks to which it is connected
when the PolarFire device is powered up.
2.3.3.5
core_jtag_debug_0
The CoreJTAGDebug IP is used to debug the Mi-V soft processor. This IP retains the default
configuration.