MENMON
MEN Mikro Elektronik GmbH
105
20A014-00 E2 – 2007-08-16
4.6.4
MENMON Memory Map
4.6.4.1
MENMON Memory Address Mapping
Table 44.
MENMON – Address map (full-featured mode)
4.6.4.2
Boot Flash Memory Map
Table 45.
MENMON – Boot Flash memory map
Note: Negative offsets are offsets relative to the end of Flash.
Address Space
Size
Description
0x 0000 0000 .. 0000 1400
5 KB
Exception vectors
0x 0000 3000 .. 0000 3FFF
4 KB
MENMON parameter string
0x 0000 4200 .. 0000 42FF
100 bytes
VxWorks bootline
0x 0000 4200 .. 00FF FFFF
Nearly 16
MB
Free
0x 01D0 0000 .. 01EF FFFF
2 MB
Heap2
0x 01F0 0000 .. 01F7 FFFF
512 KB
Text + Reloc
0x 01F8 0000 .. 01F8 FFFF
64 KB
Stack
0x 01F9 0001 .. 01F9 FFFF
64 KB
Stack for user programs and
operating system boot
0x 01FA 0000 .. 01FE FFFF
320 KB
Heap
0x 01FF 0000 .. 01FF FFFF
64 KB
Not touched for OS post mor-
tem buffer i.e. VxWorks Wind-
View or MDIS debugs (requires
ECC to be turned off!)
0x 0200 0000 .. End of RAM
Free or download area
Flash Offset
CPU Address
Size
Description
-0x 08 0000 0x FFF8 0000
512 KB
Primary MENMON
-0x 10 0000 0x FFF0 0000
512 KB
Secondary MENMON
-0x 12 0000 0x FFEE 0000
128 KB
System parameter section in boot
Flash (if
useflpar
system parameter
is set to 1)
-0x 20 0000 0x FFE0 0000
1 MB ..
128 KB
Initial FPGA code
-0x 30 0000 0x FFD0 0000
1 MB
Back-up FPGA code (optional)
+0x 00 0000 0x FF80 0000
5 MB
Available to user (in case of 8 MB
Flash), 6MB available if back-up
FPGA code not used