5-12
Specifications
Version 2.1
Copyright © 2001, 2002, 2003 by LSI Logic Corporation. All rights reserved.
5.4.1 NVSRAM Timing
and
provide the timing information for the Memory
Address and Data (MAD) bus NVSRAM read accesses.
Table 5.16
NVSRAM Read Cycle Timing
Symbol
Parameter
Min
Max
Unit
t
1
Address setup to FLSHALE/ HIGH
25
–
ns
t
2
Address hold from FLSHALE/ HIGH
25
–
ns
t
3
FLSHALE/ pulse width
25
–
ns
t
4
Address valid to data clocked in
135
–
ns
t
5
RAMCE/ LOW to data clocked in
85
–
ns
t
6
MOE/ LOW to data clocked in
75
–
ns
t
7
Data setup to MOE/ HIGH
10
–
ns
t
8
Data setup to RAMCE/ HIGH
10
–
ns
t
9
Data hold from RAMCE/ HIGH
0
–
ns
Содержание LSI53C1030
Страница 6: ...vi Preface Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 10: ...x Contents Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 12: ...xii Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 16: ...xvi Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 84: ...3 26 Signal Description Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 170: ......