4-2
PCI Host Register Description
Version 2.1
Copyright © 2001, 2002, 2003 by LSI Logic Corporation. All rights reserved.
Interrupts, and PCI-X) to optimize device performance. The LSI53C1030
does not hard code the location and order of the PCI extended capability
structures. The address and location of the PCI extended capability
structures are subject to change. To access a PCI extended capability
structure, follow the pointers held in the Capability Pointer registers and
identify the extended capability structure with the Capability ID register
for the given structure.
Table 4.1
LSI53C1030 PCI Configuration Space Address Map
31
16 15
0 Offset
Page
0x00
0x04
0x08
Reserved
0x0C
0x10
0x14
0x18
0x1C
0x20
Reserved
0x24
–
0x28
–
0x2C
0x30
Reserved
0x34
0x38
–
0x3C
Reserved
0x40–
0x7F
–
PM Next Pointer
PM Capability ID
PM Data
PM BSE
Power Management Control/Status
Reserved
–
MSI Capability ID
Reserved
–
PCI-X Capability ID
Reserved
–
Содержание LSI53C1030
Страница 6: ...vi Preface Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 10: ...x Contents Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 12: ...xii Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 16: ...xvi Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 84: ...3 26 Signal Description Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Страница 170: ......