
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
66
A total of 256 interrupt enable registers correspond to the interrupt vector registers. Set to 1 to enable the corresponding interrupt, set to 0
It is an interrupt mask.
The 256 interrupt vectors are mapped to different interrupt lines according to the different register configuration of the interrupt routing mode selection, with
The body mapping method is:
ht_int_stripe_1:
[0,1,2,3 …… 63] Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
[64,65,66,67 ... 127] Corresponding to interrupt line 1 / HT HI Corresponding to interrupt line 5
[128,129,130,131 ... 191] Corresponding to interrupt line 2 / HT HI Corresponding to interrupt line 6
[192,193,194,195 ... 255] corresponds to interrupt line 3 / HT HI corresponds to interrupt line 7
77
Page 82
Godson 3A2000 / 3B2000 Processor User Manual Part 1
ht_int_stripe_2:
[0,2,4,6 …… 126] Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
[1,3,5,7 ... 127] corresponds to interrupt line 1 / HT HI corresponds to interrupt line 5
[128,130,132,134 ... 254] Corresponding to interrupt line 2 / HT HI Corresponding to interrupt line 6
[129,131,133,135 ... 255] corresponds to interrupt line 3 / HT HI corresponds to interrupt line 7
ht_int_stripe_4:
[0,4,8,12 ... 252] corresponds to interrupt line 0 / HT HI corresponds to interrupt line 4
[1,5,9,13 ... 253] corresponds to interrupt line 1 / HT HI corresponds to interrupt line 5
[2,6,10,14 ... 254] corresponds to interrupt line 2 / HT HI corresponds to interrupt line 6
[3,7,11,15 ... 255] corresponds to interrupt line 3 / HT HI corresponds to interrupt line 7
The following description of the interrupt vector corresponds to ht_int_stripe_1, and the other two methods can be obtained from the above description.
Offset: 0xa0
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [31: 0]
Table 10-34 HT Bus Interrupt Enable Register Definition (1)
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_mask
[31: 0]
32
0x0
R / W
HT bus interrupt enable register [31: 0],
Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
Offset: 0xa4
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [63:32]
Table 10-35 Definition of HT Bus Interrupt Enable Register (2)
Bit field
Bit field name
Bit width reset value Visit description
31: 0
Interrupt_mask
[63:32]
32
0x0
R / W
HT bus interrupt enable register [63:32],
Corresponding to interrupt line 0 / HT HI Corresponding to interrupt line 4
Offset: 0xa8
Reset value: 0x00000000
Name: HT Bus Interrupt Enable Register [95:64]