
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
60
twenty twoCoherent Mode
1
0x0
R
Determined by pin ICCC_EN
twenty oneNot Care Seqid
1
0x0
Does R / W don't care about HT order relationship
20
Not Axi2Seqid
1
0x1
R
Whether to convert the commands on the Axi bus to different SeqIDs,
If not converted, all read and write commands will use Fixed
Fixed ID number in Seqid
1: No conversion
0: conversion
19:16 Fixed Seqid
4
0x0
R / W When Not Axi2Seqid is valid, configure the
Seqid
15:12 Priority Nop
4
0x4
R / W HT bus Nop flow control packet priority
11: 8
Priority NPC
4
0x3
R / W Non Post channel read and write priority
7: 4
Priority RC
4
0x2
R / W Response channel reading and writing priority
3: 0
Priority PC
4
0x1
R / W
Post channel read and write priority
0x0: highest priority
0xF: lowest priority
The priority of each channel is changed according to time.
High priority strategy, the group register is used to configure each channel
'S initial priority
10.5.4
Receive diagnostic register
Offset: 0x54
Reset value: 0x00000000
Name: Receive diagnostic register
Table 10-14 Receive Diagnostic Register
Bit field
Bit field name
Bit width reset value Visit description
0
Sample_en
1
0x0
R / W
Enable cad and ctl for sampling input
0x0: prohibited
0x1: enable
15: 8
rx_ctl_catch
twenty four
0x0
R / W
Save the sampled input ctl
(0, 2, 4, 6) Four phases corresponding to CTL0 sampling
(1, 3, 5, 7) Four phases corresponding to CTL1 sampling
31:16 rx_cad_phase_0
twenty four
0x0
R / W save the input CAD [15: 0] value obtained by sampling
70
Page 75
Godson 3A2000 / 3B2000 Processor User Manual Part 1
10.5.5
Interrupt routing mode selection register
Offset: 0x58
Reset value: 0x00000000
Name: Interrupt routing mode selection register
Table 10-15 Interrupt Route Selection Register
Bit field
Bit field name
Bit width reset value Visit description
9: 8
ht_int_stripe
2
0x0
R / W
Corresponding to 3 interrupt routing methods, see 0 interrupt direction for specific description
Volume register
0x0: ht_int_stripe_1
0x1: ht_int_stripe_2
0x2: ht_int_stripe_4
10.5.6
Receive buffer initial register
Offset: 0x5c
Reset value: 0x07778888
Name: Receive buffer initialization configuration register