
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
108
CORE0_AWCOND0
0x3ff01800
RW
[22:20]: awsize
[24:23]: awburst
[26:25]: awlock
[30:27]: awcache
[33:31]: awprot
[37:34]: awcmd
[41:38]: awdirqid
[43:42]: awstate
[47:44]: swscseti
[48]: awvalid
[49]: awready
133
Page 138
Godson 3A2000 / 3B2000 Processor User Manual Part 1
CORE0_AWMASK0
0x3ff01808
RW
CORE0 AXI interface AW trigger enable 0 is set, the highest bit is AW channel trigger enable
[49: 0]: awmask
[62]: awdata_en: trigger is allowed only when the wdata trigger condition of the same wid is met at the same time
[63]: awchannel_en: enable trigger condition
The trigger condition is
(AW_IN & AWMASK) == (AWCOND & AWMASK)
CORE0_AWCOND1
0x3ff01810
RW
The trigger condition of AW must be satisfied by both COND0 and COND1
[47: 0]: awaddr
CORE0_AWMASK1
0x3ff01818
RW
134
Page 139
Godson 3A2000 / 3B2000 Processor User Manual Part 1
CORE0's AXI interface AR trigger condition, similar to AW
[15: 0]: arid