
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
63
Page 78
Godson 3A2000 / 3B2000 Processor User Manual Part 1
Bit field
Bit field name
Bit width reset value Visit description
29: 0
ht_rx_image3_
trans [53:24]
16
0x0
R / W HT bus receive address window 3, the translated address [53:24]
Offset: 0x14C
Reset value: 0x00000000
Name: HT bus receive address window 3 base address (external access)
Table 10-24 HT Bus Receive Address Window 3 Base Address (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image3_
base [39:24]
16
0x0
R / W HT bus receive address window 3, address base address [39:24]
15: 0
ht_rx_image3_
mask [39:24]
16
0x0
R / W HT bus receive address window 3, address masked [39:24]
Offset: 0x150
Reset value: 0x00000000
Name: HT bus receive address window 4 is enabled (external access)
Table 10-25 HT Bus Receive Address Window 4 Enable (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31
ht_rx_image4_en 1
0x0
R / W HT bus receives address window 4, enable signal
30
ht_rx_image4_
trans_en
1
0x0
R / W HT bus receives address window 4, map enable signal
29: 0
ht_rx_image4_
trans [53:24]
16
0x0
R / W HT bus receive address window 4, the translated address [53:24]
Offset: 0x154
Reset value: 0x00000000
Name: HT bus receive address window 4 base address (external access)
Table 10-26 HT Bus Receive Address Window 4 Base Address (External Access) Register Definition
Bit field
Bit field name
Bit width reset value Visit description
31:16
ht_rx_image4_
base [39:24]
16
0x0
R / W HT bus receive address window 4, address base address [39:24]
15: 0
ht_rx_image4_
mask [39:24]
16
0x0
R / W HT bus receive address window 4, address masked [39:24]
10.5.8
Interrupt Vector Register
A total of 256 interrupt vector registers, including the direct mapping of Fix, Arbiter and PIC interrupts on the HT bus
74
Page 79
Godson 3A2000 / 3B2000 Processor User Manual Part 1
Up to this 256 interrupt vectors, other interrupts such as SMI, NMI, INIT, INTA, INTB, INTC, INTD can
To map to any 8-bit interrupt vector through [28:24] of register 0x50, the mapping sequence is {INTD,