3. TECHNICAL BRIEF
- 64 -
OVERVIEW
The 1.8 Volt Intel StrataFlash® wireless memory with 3-Volt I/O (L30) device provides read-while-write
and read-while-erase capability with package-compatible density upgrades through 256-Mbit.
This family of devices provides high performance at low voltage on a 16-bit data bus.
Individually erasable memory blocks are sized for optimum code and data storage.
Each device density contains one parameter partition and several main partitions.
The flash memory array is grouped into multiple 8-Mbit main partitions. By dividing the flash memory into
partitions, program or erase operations can take place at the same time as read operations.
Although each partition has write, erase and burst read capabilities, simultaneous operation is limited to
write or erase in one partition while other partitions are in read mode. The L30 flash memory device
allows burst reads that cross partition boundaries.
User application code is responsible for ensuring that burst reads don”t cross into a partition that is
programming or erasing.
Upon initial power up or return from reset, the device defaults to asynchronous pagemode read.
Configuring the Read Configuration Register enables synchronous burst-mode reads.
In synchronous burst mode, output data is synchronized with a user-supplied clock signal.
A WAIT signal provides easy CPU-to-flash memory synchronization.
Bus Operations
CE#-low and RST# high enable device read operations. The device internally decodes Upper address
inputs to determine the accessed partition. ADV#-low opens the internal address latches.
OE#-low activates the outputs and gates selected data onto the I/O bus.
In asynchronous mode, the address is latched when ADV# goes high or continuously flows through if
ADV# is held low. In synchronous mode, the address is latched by the first of either the rising ADV#
edge or the next valid CLK edge with ADV# low (WE# and RST# must be VIH; CE# must be VIL).
Read operation
To perform a read operation, RST# and WE# must be deserted while CE# and OE# are asserted.
CE# is the device-select control. When asserted, it enables the flash memory device.
OE# is the data-output control. When asserted, the addressed flash memory data is driven onto the I/O
bus.
Содержание KG920
Страница 3: ... 4 ...
Страница 48: ...3 TECHNICAL BRIEF 49 3 8 2 AFE Analog Front End Figure 3 22 ...
Страница 52: ...3 TECHNICAL BRIEF 53 3 8 5 MBGM01 5M CCD ISP Figure 3 25 ...
Страница 55: ...3 TECHNICAL BRIEF 56 3 8 6 MV8620 5M back end IC Multi Media Function Figure 3 26 ...
Страница 58: ...3 TECHNICAL BRIEF 59 3 9 MIDI IC YMU787 Figure 3 27 YMU787 BLOCKDIAGRAM ...
Страница 87: ...4 TROUBLE SHOOTING 88 Graph 4 8 BLUE RST Graph 4 9 DEBUG_TX RX Graph 4 10 PCM_SYNCS TX RX USC0 ...
Страница 96: ...4 TROUBLE SHOOTING 97 4 7 KEY backlight Trouble TEST POINT Q101 R122 Q101 LD101 LD119 Figure 4 38 Figure 4 39 ...
Страница 108: ...4 TROUBLE SHOOTING 109 CIRCUIT WAVEFORM Figure 4 59 Graph 4 11 Figure 4 60 Figure ...
Страница 109: ...4 TROUBLE SHOOTING 110 TEST POINT U602 FB602 U100 Q100 Q101 C113 C114 Figure 4 61 Figure 4 62 ...
Страница 111: ...Figure 4 65 Graph 4 12 4 TROUBLE SHOOTING 112 C102 C113 U101 Figure 4 66 C137 U103 TEST POINT WAVEFORM ...
Страница 112: ...4 TROUBLE SHOOTING 113 Figure 4 67 Figure 4 68 CIRCUIT ...
Страница 115: ...4 TROUBLE SHOOTING 116 WAVEFORM Graph 4 13 ...
Страница 139: ...6 BLOCK DIAGRAM 140 6 BLOCK DIAGRAM Figure 6 1 ...
Страница 148: ... 149 8 PCB LAYOUT ...
Страница 149: ... 150 8 PCB LAYOUT ...
Страница 150: ... 151 8 PCB LAYOUT ...
Страница 151: ... 152 8 PCB LAYOUT ...
Страница 152: ... 153 8 PCB LAYOUT ...
Страница 153: ... 154 8 PCB LAYOUT ...
Страница 154: ... 155 8 PCB LAYOUT ...
Страница 155: ... 156 8 PCB LAYOUT ...
Страница 163: ... 164 ...
Страница 194: ...Note ...
Страница 195: ...Note ...