![LG GCE-8160B Скачать руководство пользователя страница 31](http://html.mh-extra.com/html/lg/gce-8160b/gce-8160b_service-manual_207440031.webp)
43
154
RWE#
3.3V CMOS
Output,
Slew rate, PDR
RAM Write Enable/RAM Write Enable Low. RAM write enable
signal, low active. When two write enable pins are used, it is the
Write Enable Low signal for writing the lower bytes of a two-WE_
16-bit RAM.
For SDRAM application, this pin is dedicated for “Write Enable”
usage.
155
CAS#
3.3V CMOS
Output,
Slew rate, PDR
Column Address Strobe Low / Column Address Strobe. When two
column address strobe pins are used, this pin is the Column
Address Strobe Low signal for accessing the lower bytes of a
two-CAS# 16-bit RAM. When an 8-bit DRAM is used, this pin shall
be connected to CAS# of the DRAM.
For SDRAM application, this pin is “column address strobe” signal
output connected to SDRAM.
156
RAS#
3.3V CMOS
Output,
Slew rate, PDR
RAM Row Address Strobe. This active-low output is the Row
Address Strobe signal to the RAM.
For SDRAM application, this pin is “row address strobe” signal
output connected to SDRAM.
157
ROE#
3.3V CMOS
Output,
Slew rate, PDR
RAM Output Enable, low active.
For SDRAM application this pin is "Chip Select"signal output
connected to “CS#” pin of SDRAM. When two 2-bank SDRAM are
used, this pin musts connect to “CS#” pin of first SDRAM.
168
CASH#/
RWEH#
3.3V CMOS
Output,
Slew rate, PDR
Column Address Strobe High / RAM Write Enable High. When a
16-bit DRAM is used, this active-low pin functions as Column
address Strobe High for accessing the
upper bytes of a two-CAS#
RAM, or as Write Enable High for writing the upper bytes of a
two-WE# RAM.
For SDRAM application, this pin is changed to DQMH and is used
to as SDRAM high-byte data mask control signal, high active.
169
CLK
3.3V CMOS
Output,
Slew rate, PDR
SDRAM clock output.
For
SDRAM
application
only.
170
CKE
3.3V CMOS
Output,
Slew rate, PDR
SDRAM clock enable signal output. For SDRAM application only.
158, 159, 160,
161, 162, 164,
165, 167, 143,
144, 145, 146,
147, 148, 150,
151
RD15 ~ RD0
3.3V CMOS I/O,
Slew rate, PDR,
PPU
4
, PPD
5
RAM Data bus. These pins are the bi-directional upper Buffer RAM
data bus to the external buffer memory.
171, 140, 172,
173, 174, 175,
176, 177, 136,
137, 138, 139
RA11~ RA0
3.3V CMOS
Output,
Slew rate, PDR
RAM address bus.
Microcontroller Interface
179
URD#
TTL Input, SMT,
50K pull-up
Microcontroller read strobe signal, low active.
.