REL 1.0
Page 41 of 53
Cyclone V SoC Qseven SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
Pin
No
Signal Name
Cyclone V SoC
Ball Name/
Pin Number
Signal Type/
Termination
Description
49
FPGA_AD19_DFIO4A_RXB58N
FPGA IO/
AD19
I, 2.5V LVDS
Receive input differential pair
negative.
50
FPGA_V13_DFIO4A_RXB51N
FPGA IO/
V13
I, 2.5V LVDS
Receive input differential pair
negative.
51
FPGA_AE19_DFIO4A_RXB58P
FPGA IO/
AE19
I, 2.5V LVDS
Receive input differential pair positive.
52
FPGA_W14_DFIO4A_RXB51P
FPGA IO/
W14
I, 2.5V LVDS
Receive input differential pair positive.
53
GND
-
Power
Ground.
54
GND
-
Power
Ground.
55
FPGA_AA13_DFCLKIN2N4A_RXB
47N
FPGA IO/
AA13
I, 2.5V LVDS
Receive clock input differential pair
negative.
56
FPGA_AA15_DFCLKIN3N4A_RXB
55N
FPGA IO/
AA15
I, 2.5V LVDS
Receive clock input differential pair
negative.
57
FPGA_Y13_DFCLKIN2P4A_RXB4
7P
FPGA IO/
Y13
I, 2.5V LVDS
Receive clock input differential pair
positive.
58
FPGA_Y15_DFCLKIN3P4A_RXB5
5P
FPGA IO/
Y15
I, 2.5V LVDS
Receive clock input differential pair
positive.
59
GND
-
Power
Ground.
60
GND
-
Power
Ground.
61
FPGA_AG25_DFIO4A_RXB78N
FPGA IO/
AG25
I, 2.5V LVDS
Receive input differential pair
negative.
62
FPGA_U13_DFIO4A_RXB43N
FPGA IO/
U13
I, 2.5V LVDS
Receive input differential pair
negative.
63
FPGA_AF25_DFIO4A_RXB78P
FPGA IO/
AF25
I, 2.5V LVDS
Receive input differential pair positive.
64
FPGA_U14_DFIO4A_RXB43P
FPGA IO/
U14
I, 2.5V LVDS
Receive input differential pair positive.
65
GND
-
Power
Ground.
66
GND
-
Power
Ground.
67
FPGA_W24_DFIO5B_RXR23N
FPGA IO/
W24
I, 2.5V LVDS
Receive input differential pair
negative.
68
FPGA_AB4_SMBUS_SCL
FPGA IO/
AB4
O, 3.3V OD/
4.7K PU
SMBUS serial clock.
69
FPGA_Y24_DFIO5B_RXR23P
FPGA IO/
Y24
I, 2.5V LVDS
Receive input differential pair positive.
70
FPGA_T8_SMBUS_SDA
FPGA IO/
T8
IO, 3.3V OD/
4.7K PU
SMBUS serial data.
71
GND
-
Power
Ground.
72
FPGA_AF18_SEIO4A
FPGA IO/
AF18
IO, 2.5V CMOS Single ended bidirectional signal.