REL 1.0
Page 34 of 53
Cyclone V SoC Qseven SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
Pin
No.
Qseven Edge
Connector
Pin Name
Signal Name
Cyclone V SoC
Ball Name/
Pin Number
Signal Type/
Termination
Description
161
P
FPGA_M2_PCIe
3_TXP
GXB_TX_L3P/
M2
O, DIFF/
0.1uf AC coupled
PCI Express channel 3 transmit
output differential pair positive.
162
P
FPGA_P2_PCIe3
_RXP
GXB_RX_L3P/
P2
I, DIFF
PCI Express channel 3 receive input
differential pair positive.
163
PCIE3_TX-
FPGA_M1_PCIe
3_TXN
GXB_TX_L3N/
M1
O, DIFF/
0.1uf AC coupled
PCI Express channel 3 transmit
output differential pair negative.
164
PCIE3_RX-
FPGA_P1_PCIe3
_RXN
GXB_RX_L3N/
P1
I, DIFF
PCI Express channel 3 receive input
differential pair negative.
165
GND
GND
-
Power
Ground.
166
GND
GND
-
Power
Ground.
167
P
FPGA_T2_PCIe2
_TXP
GXB_TX_L2P/
T2
O, DIFF/
0.1uf AC coupled
PCI Express channel 2 transmit
Output differential pair positive.
168
P
FPGA_V2_PCIe2
_RXP
GXB_RX_L2P/
V2
I, DIFF
PCI Express channel 2 receive Input
differential pair positive.
169
PCIE2_TX-
FPGA_T1_PCIe2
_TXN
GXB_TX_L2N/
T1
O, DIFF/
0.1uf AC coupled
PCI Express channel 2 transmit
Output differential pair negative.
170
PCIE2_RX-
FPGA_V1_PCIe2
_RXN
GXB_RX_L2N/
V1
I, DIFF
PCI Express channel 2 receive Input
differential pair negative.
171
UART0_TX
HPS_UART1_TX(
I2C0_SCL)
I2C0_SCL/
B16
O, 3.3V CMOS
Data UART transmit data line.
172
UART0_RTS# -
-
-
NC.
173
P
FPGA_Y2_PCIe1
_TXP
GXB_TX_L1P/
Y2
O, DIFF/
0.1uf AC coupled
PCI Express channel 1 transmit
output differential pair positive.
174
P
FPGA_AB2_PCIe
1_RXP
GXB_RX_L1P/
AB2
I, DIFF
PCI Express channel 1 receive input
differential pair positive.
175
PCIE1_TX-
FPGA_Y1_PCIe1
_TXN
GXB_TX_L1N/
Y1
O, DIFF/
0.1uf AC coupled
PCI Express channel 1 transmit
output differential pair negative.
176
PCIE1_RX-
FPGA_AB1_PCIe
1_RXN
GXB_RX_L1N/
AB1
I, DIFF
PCI Express channel 1 receive input
differential pair negative.
177
UART0_RX
HPS_UART1_RX(
I2C0_SDA)
I2C0_SDA/
C19
I, 3.3V CMOS
Data UART receive data line.
178
UART0_CTS# -
-
-
NC.
179
P
FPGA_AD2_PCIe
0_TXP
GXB_TX_L0P/
AD2
O, DIFF/
0.1uf AC coupled
PCI Express channel 0 transmit
output differential pair positive.
180
P
FPGA_AF2_PCIe
0_RXP
GXB_RX_L0P/
AF2
I, DIFF
PCI Express channel 0 receive Input
differential pair positive.
181
PCIE0_TX-
FPGA_AD1_PCIe
0_TXN
GXB_TX_L0N/
AD1
O, DIFF/
0.1uf AC coupled
PCI Express channel 0 transmit
output differential pair negative.
182
PCIE0_RX-
FPGA_AF1_PCIe
0_RXN
GXB_RX_L0N/
AF1
I, DIFF
PCI Express channel 0 receive input
differential pair negative.
183
GND
GND
-
Power
Ground.