![iWave Hardware User Guide Скачать руководство пользователя страница 66](http://html1.mh-extra.com/html/iwave/hardware-user-guide/hardware-user-guide_hardware-users-manual_2098308066.webp)
REL1.0
Page 66 of 80
Zynq Ult MPSoC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-2
Pin No
B2B Connector2
Pin Name
SoC Ball Name/
Pin Number
Signal Type/
Termination
Description
104
PL_AD11_LVDS66_L4
P_DBC
IO_L4P_T0U_N6_DB
C_AD7P_66/AD11
IO, 1.8V LVDS
PL Bank66 IO4 differential positive.
Same pin can be configured as
PLSYSMON differential analog input7
positive or Single ended I/O.
106
PL_AD10_LVDS66_L4
N_DBC
IO_L4N_T0U_N7_DB
C_AD7N_66/AD10
IO, 1.8V LVDS
PL Bank66 IO4 differential negative.
Same pin can be configured as
PLSYSMON differential analog input7
negative or Single ended I/O.
110
PL_AA8_LVDS66_L12
P_GC
IO_L12P_T1U_N10_
GC_66/AA8
IO, 1.8V LVDS
PL Bank66 IO12 differential positive.
Same pin can be configured as GC
Global Clock Input differential positive
or Single ended I/O.
112
PL_AB8_LVDS66_L12
N_GC
IO_L12N_T1U_N11_
GC_66/AB8
IO, 1.8V LVDS
PL Bank66 IO12 differential negative.
Same pin can be configured as GC
Global
Clock
Input
differential
negative or Single ended I/O.
116
PL_AC8_LVDS66_L11P
_GC
IO_L11P_T1U_N8_G
C_66/AC8
IO, 1.8V LVDS
PL Bank66 IO11 differential positive.
Same pin can be configured as GC
Global Clock Input differential positive
or Single ended I/O.
118
PL_AC7_LVDS66_L11
N_GC
IO_L11N_T1U_N9_G
C_66/AC7
IO, 1.8V LVDS
PL Bank66 IO11 differential negative.
Same pin can be configured as GC
Global
Clock
Input
differential
negative or Single ended I/O.
139
PL_AD5_LVDS66_L15
P
IO_L15P_T2L_N4_AD
11P_66/AD5
IO, 1.8V LVDS
PL Bank66 IO15 differential positive.
Same pin can be configured as
PLSYSMON differential analog input11
positive or Single ended I/O.
141
PL_AE5_LVDS66_L15
N
IO_L15N_T2L_N5_A
D11N_66/AE5
IO, 1.8V LVDS
PL Bank66 IO15 differential negative.
Same pin can be configured as
PLSYSMON differential analog input11
negative or Single ended I/O.
143
PL_AC2_LVDS66_L21
N
IO_L21N_T3L_N5_A
D8N_66/AC2
IO, 1.8V LVDS
PL Bank66 IO21 differential negative.
Same pin can be configured as
PLSYSMON differential analog input8
negative or Single ended I/O.
145
PL_AC3_LVDS66_L21P IO_L21P_T3L_N4_AD
8P_66/AC3
IO, 1.8V LVDS
PL Bank66 IO21 differential positive.
Same pin can be configured as
PLSYSMON differential analog input8
positive or Single ended I/O.