![iWave Hardware User Guide Скачать руководство пользователя страница 10](http://html1.mh-extra.com/html/iwave/hardware-user-guide/hardware-user-guide_hardware-users-manual_2098308010.webp)
REL1.0
Page 10 of 80
Zynq Ult MPSoC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
2.
ARCHITECTURE AND DESIGN
This section provides detailed information about the Zynq Ult MPSoC SOM features and Hardware
architecture with high level block diagram. Also, this section provides detailed information about two Board to Board
connector pin assignment and usage.
2.1
Zynq Ult MPSoC SOM Block Diagram
Board to
Board
High Speed
Conenctor1
(240Pin)
Board to
Board
High Speed
Conenctor2
(240Pin)
iW-RainboW-G30M
–
Zynq Ult MPSoC SOM Block Diagram
Processing System (PS)
Quad/Dual ARM Cortex-A53,
Dual Cortex-R5,Mali-400MP2,VCU
Zynq Ult
ZU4/ZU5/ZU7 - CG/EG/EV
3
GEM0
USB2.0
PHY
USB OTG
Ethernet
PHY
Gigabit Ethernet
ULPI
RGMII
DDR
Memory
Controller
SD0
DDR4 (64bit)
DDR4
–
4GB
(Upgradable)
DDR4 (ECC)
eMMC
–
8GB
(Upgradable)
DDR4 ECC (8bit)
eMMC (8bit)
High Speed Transceiver (4 Channels)
2
Programmable Logic (PL)
Bank 225
Bank 224
Bank 227
Bank 226
High Speed Transceiver (4 Channels)
2
FPGA IOs (24LVDS/48SE/16ADC)
4
Bank 45
Bank 46
Bank 64
FPGA IOs (22SE/8ADC)
4
FPGA IOs (24SE/12ADC)
4
High Speed Transceiver (4 Channels)
2
High Speed Transceiver (4 Channels)
2
G
TH
T
ra
n
sc
ei
ver
FP
G
A
IO
s
GTH Transceiver
FP
G
A
IO
s
JTAG
Header
FAN Header
5V
Power IN
(Optional)
Power
Regulators
Power to
Peripherals
5V
DDR4 (16bit)
USB0
Bank 505
PS GTR (4 TXVR)
High Speed Transceiver x 2
1
PS JTAG
JTAG
SD (4bit) x 1
SD1
SPI0
SPI x 1
CAN0, CAN1
CAN x 2
Debug UART
UART x 1
UART0
UART1
I2C0,I2C1
I2C x 2
ULPI x 1 or RGMII x 1
GEM3/USB1
1
PS GTR Transceiver supports data rates up to 6Gb/s and can be configured as PCIe/SATA/USB3.0/DisplayPort/Ethernet SGMII.
2
PL GTH Transceiver supports data rates up to 16.3Gb/s
3
CG devices supports Dual ARM Cortex-A53 & Dual ARM Cortex-R5. EG devices supports Quad ARM Cortex-A53, Dual ARM Cortex-R5 & Mali-400MP2 GPU. EV devices supports Quad ARM
Cortex-A53, Dual ARM Cortex-R5 , Mali-400MP2 GPU & H.264/H.265 VCU.
4
SYSMONE4 supports 10bit 200KSPS ADC and supports upto 17 Analog Inputs (One dedicated Analog input and 16 auxiliary analog input from any PL BANKs)
Bank 65
FPGA IOs (24LVDS/48SE/16ADC)
4
Bank 66
DDR4
–
1GB
SYSMONE4
ADC Inputs
4
High Speed PS GTR
Transceiver x 2
1
Figure 1: Zynq Ult MPSoC SOM Block Diagram