![iWave Hardware User Guide Скачать руководство пользователя страница 40](http://html1.mh-extra.com/html/iwave/hardware-user-guide/hardware-user-guide_hardware-users-manual_2098308040.webp)
REL1.0
Page 40 of 80
Zynq Ult MPSoC SOM Hardware User Guide
iWave Systems Technologies Pvt. Ltd.
B2B-1
Pin No
B2B Connector1
Pin Name
SoC Ball Name/
Pin Number
Signal Type/
Termination
Description
38
PL_J16_LVDS45_L4P
IO_L4P_AD12P_45/
J16
IO, 1.8V LVDS PL Bank45 IO4 differential positive.
Same pin can be configured as
PLSYSMON differential analog input12
positive or Single ended I/O.
40
PL_H16_LVDS45_L4N
IO_L4N_AD12N_45/
H16
IO, 1.8V LVDS PL Bank45 IO4 differential negative.
Same pin can be configured as
PLSYSMON differential analog input12
negative or Single ended I/O.
42
PL_J14_LVDS45_L3N
IO_L3N_AD13N_45/
J14
IO, 1.8V LVDS PL Bank45 IO3 differential negative.
Same pin can be configured as
PLSYSMON differential analog input13
negative or Single ended I/O.
44
PL_J15_LVDS45_L3P
IO_L3P_AD13P_45/
J15
IO, 1.8V LVDS PL Bank45 IO3 differential positive.
Same pin can be configured as
PLSYSMON differential analog input13
positive or Single ended I/O.
56
PL_D17_LVDS45_L7N_
HDGC
IO_L7N_HDGC_45/
D17
IO, 1.8V LVDS PL Bank45 IO7 differential negative.
Same pin can be configured as HDGC
Global Clock Input differential negative
or Single ended I/O.
58
PL_E17_LVDS45_L7P_
HDGC
IO_L7P_HDGC_45/
E17
IO, 1.8V LVDS PL Bank45 IO7 differential positive.
Same pin can be configured as HDGC
Global Clock Input differential positive
or Single ended I/O.
82
PL_F15_LVDS45_L6N_
HDGC
IO_L6N_HDGC_45/
F15
IO, 1.8V LVDS PL Bank45 IO6 differential negative.
Same pin can be configured as HDGC
Global Clock Input differential negative
or Single ended I/O.
84
PL_F16_LVDS45_L6P_
HDGC
IO_L6P_HDGC_45/
F16
IO, 1.8V LVDS PL Bank45 IO6 differential positive.
Same pin can be configured as HDGC
Global Clock Input differential positive
or Single ended I/O.