Datasheet
31
Electrical Specifications
7.
Duty Cycle (High time/Period) must be between 40 and 60%
.
§
Figure 2-3. Differential Clock Waveform
Threshold
Region
VH
VL
Overshoot
Undershoot
Ringback
Margin
Rising Edge
Ringback
Falling Edge
Ringback
BCLK0
BCLK1
Tph
Tpl
Tp
Tp = T1: BCLK[1:0] period
T2: BCLK[1:0] period stability (not shown)
Tph = T3: BCLK[1:0] pulse high time
Tpl = T4: BCLK[1:0] pulse low time
T5: BCLK[1:0] rise time through the threshold region
T6: BCLK[1:0] fall time through the threshold region
V
CROSS (ABS
)
V
CROSS (ABS
)
Figure 2-4. Measurement Points for Differential Clock Waveforms
+150 mV
-150 mV
0.0V
0.0V
Slew_rise
+150mV
- 150mV
V_swing
Slew _fall
Diff
T5 = BCLK[1:0] rise and fall time through the swing region
Содержание Xeon L3360
Страница 8: ...8 Datasheet ...
Страница 12: ...Introduction 12 Datasheet ...
Страница 32: ...Electrical Specifications 32 Datasheet ...
Страница 35: ...Datasheet 35 Package Mechanical Specifications Figure 3 2 Processor Package Drawing Sheet 1 of 3 ...
Страница 36: ...Package Mechanical Specifications 36 Datasheet Figure 3 3 Processor Package Drawing Sheet 2 of 3 ...
Страница 37: ...Datasheet 37 Package Mechanical Specifications Figure 3 4 Processor Package Drawing Sheet 3 of 3 ...
Страница 74: ...Land Listing and Signal Descriptions 74 Datasheet ...
Страница 86: ...Thermal Specifications and Design Considerations 86 Datasheet ...
Страница 102: ...Debug Tools Specifications 102 Datasheet ...