Universal Serial Bus (USB) Configuration
13-12
Intel® 460GX Chipset Software Developer’s Manual
required by the USB specification. It’s initial programmed value is system dependent based on the
accuracy of hardware USB clock and is initialized by system BIOS. It may be reprogrammed by
USB system software at any time. Its value will take effect from the beginning of the next frame.
This register is reset upon a Host Controller Reset or Global Reset. Software must maintain a copy
of its value for reprogramming if necessary.
13.3.7
PORTSC–Port Status and Control Register (I/O)
I/O Address:
Base + (10-11h)–Port 0
Base + (12-13h)–Port 1
Default: 0080h
Access:
Read/Write (WORD writeable only)
After a Power-up reset, Global reset, or Host Controller reset, the initial conditions of a port are:
No device connected, Port disabled, and the bus line status is 00 (single-ended zero). Note: If a
device is attached, the port state will transition to the attached state and system software will
process this as with any status change notification. It may take up to 64 USB bit times for the port
transition to occur. If the Host Controller is in global suspend mode, then, if any of bits [6,3,1] gets
set, the Host Controller will signal a global resume. Refer to Chapter 11 of the USB Specification
for details on hub operation.
Bit
Description
7
Reserved.
6:0
SOF Timing Value. Guidelines for the modification of frame time are contained in Chapter 7 of the
USB Specification. The SOF cycle time (number of SOF counter clock periods to generate a SOF
frame length) is equal to 11936 + value in this field. The default value is decimal 64 which gives a
SOF cycle time of 12000. For a 12 MHz SOF counter clock input, this produces a 1 ms Frame
period. The following table indicates what SOF Timing Value to program into this field for a certain
frame period.
Frame Length
(# 12 MHz Clocks) SOF Reg. Value
(decimal) (decimal)
11936 0
11937 1
. .
. .
11999 63
12000 64
12001 65
. .
. .
12062 126
12063 127
Bit
Description
15:13
Reserved. Must written as 0s when writing this register.
Содержание 460GX
Страница 1: ...Intel 460GX Chipset System Software Developer s Manual June 2001 Document Number 248704 001 ...
Страница 20: ...Introduction 1 8 Intel 460GX Chipset Software Developer s Manual ...
Страница 80: ...System Architecture 3 8 Intel 460GX Chipset Software Developer s Manual ...
Страница 90: ...System Address Map 4 10 Intel 460GX Chipset Software Developer s Manual ...
Страница 98: ...Memory Subsystem 5 8 Intel 460GX Chipset Software Developer s Manual ...
Страница 146: ...AGP Subsystem 7 16 Intel 460GX Chipset Software Developer s Manual ...
Страница 170: ...IFB Register Mapping 9 6 Intel 460GX Chipset Software Developer s Manual ...
Страница 190: ...IFB Usage Considerations 10 20 Intel 460GX Chipset Software Developer s Manual ...
Страница 232: ...LPC FWH Interface Configuration 11 42 Intel 460GX Chipset Software Developer s Manual ...
Страница 244: ...IDE Configuration 12 12 Intel 460GX Chipset Software Developer s Manual ...
Страница 258: ...Universal Serial Bus USB Configuration 13 14 Intel 460GX Chipset Software Developer s Manual ...
Страница 270: ...SM Bus Controller Configuration 14 12 Intel 460GX Chipset Software Developer s Manual ...
Страница 288: ...PCI LPC Bridge Description 15 18 Intel 460GX Chipset Software Developer s Manual ...
Страница 294: ...IFB Power Management 16 6 Intel 460GX Chipset Software Developer s Manual ...