Data Integrity and Error Handling
6-18
Intel® 460GX Chipset Software Developer’s Manual
‘Accept’ Underflow
SDC
Unconditional BINIT#
SDC_FERR[AEx],
FERR_SAC[SFE]
Nothing
Internal SDC Error
Data Buffer Ram
Parity Error
SDC
Unconditional Interrupt
SDC_FERR[RPE],
FERR_SAC[SNE]
Nothing
GXB ERRORS
AGP Request
Queue Overflow
GXB
Unconditional XBINIT#
FERR_AGP
Nothing
Use of Pipe with
Sideband Enabled
GXB
Unconditional XBINIT#
FERR_AGP
Nothing
AGP Address [
..36] not = 0
GXB
Unconditional XBINIT#
FERR_AGP
Nothing
Unsupported
command using
AGP semantics
GXB
Unconditional XBINIT#
FERR_AGP
Nothing
PCI IB Read Que
Data Parity Error
GXB
Conditional XINTR#
Conditional XBINIT#
FERR_PCI
Nothing
TXDERR
_INTE,
TXDERR
_BINITE
PCI OB Write Que
Data Parity Error
GXB
Conditional XINTR#
Conditional XBINIT#
FERR_PCI
Nothing
TXDERR
_INTE,
TXDERR
_BINITE
Discard timer
expiration
GXB
Unconditional XINTR#
SERR# if SERRE set
FERR_PCI
Nothing
SERRE
SERR# Observed
GXB
Unconditional XINTR#
FERR_PCI
Nothing
PERR# Observed
GXB
Unconditional XINTR#
FERR_PCI,
possibly PCISTS[DPE]
Nothing
PCI Parity Error on
Address from Card
GXB
Let card master abort;
SERR# and XINTR# if
SERRE set; if SERRE
not set then neither
SERR# nor XINTR#
driven.
PCISTS[PE],
FERR_PCI,
possibly PCISTS[SSE]
PAC_ERR
SERRE
PCI Parity Error on
Data from Card
GXB
Data placed into queue
with bad parity.
Conditional PERR#
PCISTS[PE],
PCISTS[DPE] if PERRE
PD_ERR, PAC_ERR
PCICM
[PERRE]
Master Abort on
Read by GXB
GXB
1DW: Return all 1’s
> 1DW: Hard Fail (HF)
completion.
PCISTS [RMA],
FERR_PCI
Nothing
Master Abort on
Write done by GXB
GXB
1 DW: normal
completion
>1 DW: Hard Fail (HF)
completion.
PCISTS [RMA],
FERR_PCI
Nothing
Master Abort on
Configuration
Cycle
GXB
Normal completion
PCISTS [RMA]
(FERR_PCI is not set)
Nothing
Target Abort on
Transaction
Mastered by GXB
GXB
Return HF to either read
or write.
PCISTS [RTA],
FERR_PCI
Nothing
GART Entry Invalid
GXB
Unconditional XINTR#,
Conditional XBINIT#.
(NOTE: if XBINIT# is
driven, then it is not
required to drive
XINTR#)
FERR_GART
Nothing
GARTINV
_BINITE
Table 6-1. Error Cases (Cont’d)
Error
Chip
Detecting
System
Action
Status
Register
Log
Register
Qualifier
Содержание 460GX
Страница 1: ...Intel 460GX Chipset System Software Developer s Manual June 2001 Document Number 248704 001 ...
Страница 20: ...Introduction 1 8 Intel 460GX Chipset Software Developer s Manual ...
Страница 80: ...System Architecture 3 8 Intel 460GX Chipset Software Developer s Manual ...
Страница 90: ...System Address Map 4 10 Intel 460GX Chipset Software Developer s Manual ...
Страница 98: ...Memory Subsystem 5 8 Intel 460GX Chipset Software Developer s Manual ...
Страница 146: ...AGP Subsystem 7 16 Intel 460GX Chipset Software Developer s Manual ...
Страница 170: ...IFB Register Mapping 9 6 Intel 460GX Chipset Software Developer s Manual ...
Страница 190: ...IFB Usage Considerations 10 20 Intel 460GX Chipset Software Developer s Manual ...
Страница 232: ...LPC FWH Interface Configuration 11 42 Intel 460GX Chipset Software Developer s Manual ...
Страница 244: ...IDE Configuration 12 12 Intel 460GX Chipset Software Developer s Manual ...
Страница 258: ...Universal Serial Bus USB Configuration 13 14 Intel 460GX Chipset Software Developer s Manual ...
Страница 270: ...SM Bus Controller Configuration 14 12 Intel 460GX Chipset Software Developer s Manual ...
Страница 288: ...PCI LPC Bridge Description 15 18 Intel 460GX Chipset Software Developer s Manual ...
Страница 294: ...IFB Power Management 16 6 Intel 460GX Chipset Software Developer s Manual ...