5. Configuration Registers
83
Tsi310 User Manual
80B6020_MA001_05
5.4.12
Upper Memory Base Address Register
This register and the memory space defined by it are enabled by the strapping pin, BAR_EN.
When the BAR_EN pin is pulled low, this register location returns zeros for reads and cannot be
written. When the BAR_EN pin is pulled high, the upper memory base address register specifies
address bits 63:32 of the 64 bit memory base address register.
Memory accesses on the primary bus are compared against this register, if address bits 63:20 are
equal to bits 63:20 of the address defined by the combination of the lower memory base address
register and the upper memory base address register, the access is claimed by the bridge and
passed through to the secondary bus.
Memory accesses on the secondary bus are also compared against this register, if address bits
63:20 are equal to bits 63:20 of the address defined by the combination of the lower memory
base address register and the upper memory base address register, the access is ignored by the
bridge.
The Optional Base Address Register can be used by primary bus masters to access locations on
the secondary side of the bridge only. Accesses from the secondary interface are ignored by this
BAR whether they fall within or outside the 1 MB memory region.
Address Offset
x‘14’
Access
See individual fields
Reset Value
x‘0000 0000’
When BAR_EN (pin G2) is tied low this register returns zero and
cannot be written. For more information on strapping considerations,
see
Upper Memory Base Address
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Bit(s)
Access
Field Name and Description
31:0
RW
Upper Memory Base Address
Address bits 63:32 of the base address for an address range of prefetchable memory
operations that are passed from the primary to the secondary PCI bus.
Содержание Tsi310TM
Страница 8: ...Contents 8 Tsi310 User Manual 80B6020_MA001_05...
Страница 10: ...List of Figures 10 Tsi310 User Manual 80B6020_MA001_05...
Страница 12: ...List of Tables 12 Tsi310 User Manual 80B6020_MA001_05...
Страница 18: ...18 Tsi310 User Manual 80B6020_MA001_05...
Страница 44: ...2 Bus Operation 44 Tsi310 User Manual 80B6020_MA001_05...
Страница 58: ...3 Clocking and Reset Options 58 Tsi310 User Manual 80B6020_MA001_05...
Страница 62: ...4 Transaction Ordering 62 Tsi310 User Manual 80B6020_MA001_05...
Страница 150: ...5 Configuration Registers 150 Tsi310 User Manual 80B6020_MA001_05...
Страница 170: ...6 Signals and Pinout 170 Tsi310 User Manual 80B6020_MA001_05...
Страница 190: ...7 JTAG Boundary Scan 190 Tsi310 User Manual 80B6020_MA001_05...
Страница 196: ...8 Electrical Characteristics 196 Tsi310 User Manual 80B6020_MA001_05...
Страница 200: ...9 Package Information 200 Tsi310 User Manual 80B6020_MA001_05...
Страница 202: ...A Ordering Information 202 Tsi310 User Manual 80B6020_MA001_05...
Страница 206: ...Index 206 Tsi310 User Manual 80B6020_MA001_05...