5. Configuration Registers
99
Tsi310 User Manual
80B6020_MA001_05
5.4.27
I/O Limit Upper 16 Bits Register
This register specifies the upper address of the I/O address range bits 31:16 and is used in
conjunction with the I/O base register, I/O limit register and I/O base upper 16 bits register to
specify a range of 32-bit addresses supported for I/O transactions on the PCI bus. Address bits
11:0 are assumed to be x‘FFF’ for the limit address.
Address Offset
x‘32’
Access
See individual fields
Reset Value
x‘0000’
I/O Limit Upper 16 Bits
15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Bit(s)
Access
Field Name and Description
15:0
RW
Address bits 31:16 of the base address for the address range of I/O operations that are passed
from the primary to the secondary PCI bus.
Содержание Tsi310TM
Страница 8: ...Contents 8 Tsi310 User Manual 80B6020_MA001_05...
Страница 10: ...List of Figures 10 Tsi310 User Manual 80B6020_MA001_05...
Страница 12: ...List of Tables 12 Tsi310 User Manual 80B6020_MA001_05...
Страница 18: ...18 Tsi310 User Manual 80B6020_MA001_05...
Страница 44: ...2 Bus Operation 44 Tsi310 User Manual 80B6020_MA001_05...
Страница 58: ...3 Clocking and Reset Options 58 Tsi310 User Manual 80B6020_MA001_05...
Страница 62: ...4 Transaction Ordering 62 Tsi310 User Manual 80B6020_MA001_05...
Страница 150: ...5 Configuration Registers 150 Tsi310 User Manual 80B6020_MA001_05...
Страница 170: ...6 Signals and Pinout 170 Tsi310 User Manual 80B6020_MA001_05...
Страница 190: ...7 JTAG Boundary Scan 190 Tsi310 User Manual 80B6020_MA001_05...
Страница 196: ...8 Electrical Characteristics 196 Tsi310 User Manual 80B6020_MA001_05...
Страница 200: ...9 Package Information 200 Tsi310 User Manual 80B6020_MA001_05...
Страница 202: ...A Ordering Information 202 Tsi310 User Manual 80B6020_MA001_05...
Страница 206: ...Index 206 Tsi310 User Manual 80B6020_MA001_05...