IDT Configuration Registers
PES24N3A User Manual
9 - 16
April 10, 2008
Notes
IOBASE - I/O Base Register (0x01C)
IOLIMIT - I/O Limit Register (0x01D)
SECSTS - Secondary Status Register (0x01E)
Bit
Field
Field
Name
Type
Default
Value
Description
0
IOCAP
RWL
0x1
I/O Capability.
Indicates if the bridge supports 16-bit or 32-
bit I/O addressing.
0x0 -(io16) 16-bit I/O addressing.
0x1 - (io32) 32-bit I/O addressing.
3:1
Reserved
RO
0x0
Reserved field.
7:4
IOBASE
RW
0xF
I/O Base.
The IOBASE and IOLIMIT registers are used to
control the forwarding of I/O transactions between the pri-
mary and secondary interfaces of the bridge. This field con-
tains A[15:12] of the lowest I/O address aligned on a 4KB
boundary that is below the primary interface of the bridge.
Bit
Field
Field
Name
Type
Default
Value
Description
0
IOCAP
RO
0x1
I/O Capability.
Indicates if the bridge supports 16-bit or 32-
bit I/O addressing. This bit always reflects the value of the
IOCAP field in the IOBASE register.
3:1
Reserved
RO
0x0
Reserved field.
7:4
IOLIMIT
RW
0x0
I/O Limit.
The IOBASE and IOLIMIT registers are used to
control the forwarding of I/O transactions between the pri-
mary and secondary interfaces of the bridge. This field con-
tains A[15:12] of the highest I/O address, with A[11:0]
assumed to be 0xFFF, that is below the primary interface of
the bridge.
Bit
Field
Field
Name
Type
Default
Value
Description
7:0
Reserved
RO
0x0
Reserved field.
8
MDPED
RW1C
0x0
Master Data Parity Error.
This bit is controlled by the Parity
Error Response Enable bit in the Bridge Control register. If
the Parity Response Enable bit is cleared, then this bit is
never set. Otherwise, this bit is set if the bridge receives a
poisoned completion or generates a poisoned write on the
secondary side of the bridge.
10:9
DVSEL
RO
0x0
Not applicable.
11
STAS
RO
0x0
Signalled Target Abort Status.
Not applicable.
12
RTAS
RO
0x0
Received Target Abort Status.
Not applicable.
13
RMAS
RO
0x0
Received Master Abort Status.
Not applicable.
14
RSE
RW1C
0x0
Received System Error.
This bit is controlled by the SERR
enable bit in the Bridge Control (BCTRL) register. If the
SERRE bit is cleared in BCTRL, then this bit is never set.
Otherwise, this bit is set if the secondary side of the bridge
receives an ERR_FATAL or ERR_NONFATAL message.
Содержание 89HPES24N3A
Страница 10: ...IDT Table of Contents PES24N3A User Manual iv April 10 2008 Notes...
Страница 12: ...IDT List of Tables PES24N3A User Manual vi April 10 2008 Notes...
Страница 14: ...IDT List of Figures PES24N3A User Manual viii April 10 2008 Notes...
Страница 18: ...IDT Register List PES24N3A User Manual xii April 10 2008 Notes...
Страница 38: ...IDT Clocking Reset and Initialization Clock Operation PES24N3A User Manual 2 10 April 10 2008 Notes...
Страница 64: ...IDT Link Operation PES24N3A User Manual 4 8 April 10 2008 Notes...
Страница 88: ...IDT Power Management PES24N3A User Manual 7 4 April 10 2008 Notes...
Страница 160: ...IDT Configuration Registers PES24N3A User Manual 9 66 April 10 2008 Notes...