IDT Configuration Registers
PES24N3A User Manual
9 - 50
April 10, 2008
Notes
PWRBPBC - Power Budgeting Power Budget Capability (0x28C)
PWRBDV[0..7] - Power Budgeting Data Value [0..7] (0x300)
Switch Control and Status Registers
Bit
Field
Field
Name
Type
Default
Value
Description
0
SA
RWL
0x0
System Allocated.
When this bit is set, it indicates that the
power budget for the device is included within the system
power budget and that reported power data for this device
should be ignored.
If the power budgeting capability is used, then this field
should be initialized with data from a serial EEPROM.
31:1
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
31:0
DV
RW
Undefined
Sticky
Data Value.
This 32-bit field is used to hold power budget
data in the format described in Section 7.13.3 in the PCIe
1.0 Base Specification.
This field may be read and written when the Power Budget-
ing Data Value Unlock (PWRBDVUL) bit is set in the Switch
Control (SWCTL) register. When the PWRBDVUL bit is
cleared, this register is read-only and writes are ignored.
If the power budgeting capability is used, then this field
should be initialized with data from a serial EEPROM.
Bit
Field
Field
Name
Type
Default
Value
Description
2:0
SWMODE
RO
HWINIT
Switch Mode.
These configuration pins determine the
PES24N3A switch operating mode.
0x0 - Normal switch mode
0x1 - Normal switch mode with Serial EEPROM initializa-
tion
0x2 - through 0xF Reserved
4:3
Reserved
RO
0x0
Reserved field.
5
CCLKDS
RO
HWINIT
Common Clock Downstream.
This bit reflects the value of
the CCLKDS signal sampled during the fundamental reset.
6
CCLKUS
RO
HWINIT
Common Clock Upstream.
This bit reflects the value of the
CCLKUS signal sampled during the fundamental reset.
7
MSMB-
SMODE
RO
HWINIT
Master SMBus Slow Mode.
This bit reflects the value of the
MSMBSMODE signal sampled during the fundamental
reset.
8
REFCLKM
RO
HWINIT
PCI Express Reference Clock Mode Select.
This bit
reflects the value of the REFCLKM signal sampled during
the fundamental reset.
9
RSTHALT
RO
HWINIT
Reset Halt.
This bit reflects the value of the RSTHALT sig-
nal sampled during the fundamental reset.
Содержание 89HPES24N3A
Страница 10: ...IDT Table of Contents PES24N3A User Manual iv April 10 2008 Notes...
Страница 12: ...IDT List of Tables PES24N3A User Manual vi April 10 2008 Notes...
Страница 14: ...IDT List of Figures PES24N3A User Manual viii April 10 2008 Notes...
Страница 18: ...IDT Register List PES24N3A User Manual xii April 10 2008 Notes...
Страница 38: ...IDT Clocking Reset and Initialization Clock Operation PES24N3A User Manual 2 10 April 10 2008 Notes...
Страница 64: ...IDT Link Operation PES24N3A User Manual 4 8 April 10 2008 Notes...
Страница 88: ...IDT Power Management PES24N3A User Manual 7 4 April 10 2008 Notes...
Страница 160: ...IDT Configuration Registers PES24N3A User Manual 9 66 April 10 2008 Notes...