IDT Configuration Registers
PES24N3A User Manual
9 - 23
April 10, 2008
Notes
PCIEDSTS - PCI Express Device Status (0x04A)
7:5
MPS
RW
0x0
Max Payload Size.
This field sets maximum TLP payload
size for the device.
0x0 -(s128) 128 bytes max payload size
0x1 -(s256) 256 bytes max payload size
0x2 -(s512) 512 bytes max payload size
0x3 -(s1024) 1024 bytes max payload size
0x4 -(s2048) 2048 bytes max payload size
0x5 -reserved (treated as 128 bytes)
0x6 -reserved (treated as 128 bytes)
0x7 -reserved (treated as 128 bytes)
8
ETFEN
RW
0x0
Extended Tag Field Enable
. Since the bridge never gener-
ates a transaction that requires a completion, this bit has no
functional effect on the device during normal operation.
To aid in debug, when the SEQTAG field is set in the TLCTL
register, this field controls whether tags are generated in the
range from 0 through 31 or from 0 through 255.
9
PFEN
RO
0x0
Phantom Function Enable
. The bridge does not support
phantom function numbers. Therefore, this field is hardwired
to zero.
10
AUXPMEN
RO
0x0
Auxiliary Power PM Enable
. The device does not imple-
ment this capability.
11
ENS
RO
0x0
Enable No Snoop.
The bridge does not generate transac-
tions with the No Snoop bit set and passes transactions
through the bridge with the No Snoop bit unmodified.
14:12
MRRS
RO
0x0
Maximum Read Request Size.
The bridge does not gener-
ate transactions larger than 128 bytes and passes transac-
tions through the bridge with the size unmodified. Therefore,
this field has no functional effect on the behavior of the
bridge.
15
Reserved
RO
0x0
Reserved field.
Bit
Field
Field
Name
Type
Default
Value
Description
0
CED
RW1C
0x0
Correctable Error Detected
. This bit indicates the status of
correctable errors. Errors are logged in this register regard-
less of whether error reporting is enabled or not.
1
NFED
RW1C
0x0
Non-Fatal Error Detected
. This bit indicates the status of
correctable errors. Errors are logged in this register regard-
less of whether error reporting is enabled or not.
2
FED
RW1C
0x0
Fatal Error Detected
. This bit indicates the status of Fatal
errors. Errors are logged in this registers regardless of
whether error reporting is enabled or not.
3
URD
RW1C
0x0
Unsupported Request Detected
. This bit indicates the
device received an Unsupported Request. Errors are logged
in this register regardless of whether error reporting is
enabled or not.
4
AUXPD
RO
0x0
Aux Power Detected
. Devices that require AUX power, set
this bit when AUX power is detected.This device does not
require AUX power, hence the value is hardwired to zero.
Bit
Field
Field
Name
Type
Default
Value
Description
Содержание 89HPES24N3A
Страница 10: ...IDT Table of Contents PES24N3A User Manual iv April 10 2008 Notes...
Страница 12: ...IDT List of Tables PES24N3A User Manual vi April 10 2008 Notes...
Страница 14: ...IDT List of Figures PES24N3A User Manual viii April 10 2008 Notes...
Страница 18: ...IDT Register List PES24N3A User Manual xii April 10 2008 Notes...
Страница 38: ...IDT Clocking Reset and Initialization Clock Operation PES24N3A User Manual 2 10 April 10 2008 Notes...
Страница 64: ...IDT Link Operation PES24N3A User Manual 4 8 April 10 2008 Notes...
Страница 88: ...IDT Power Management PES24N3A User Manual 7 4 April 10 2008 Notes...
Страница 160: ...IDT Configuration Registers PES24N3A User Manual 9 66 April 10 2008 Notes...