Figure 4–5 shows the converter’s address space as seen by the CPU.
$FC00 0000
$FC00 FFFF
$FC01 0001
$FC01 F000
$FC02 0000
$FC07 FFFF
$FC08 0000
$FC0F FFFF
$FC10 0000
$FC50 0000
$FCFF FFFF
$FD00 0000
$FFBF FFFF
CPU Address Space
Address Map
(1024 entries)
Lock Control Reg.
IRQ Acknowledge
inaccessible
inaccessible
inaccessible
$0000
$FFFF
$0000 000
address scrambling
$0007 FFF
$0008 000
$000F FFF
$0010 000
$004F FFF
$0050 000
$00FF FFF
$0100 000
$03BF FFF
$03C0 000
$FFFF FFF
to
Control
(E)ISA I/O
(E)ISA Memory
EISA / ISA I/O
ISA
20-Address Bit
Memory
ISA
24-Address Bit
Memory
EISA
32-Address Bit
Memory
$FC4F F000
$FC01 1001
FIFO Enable Reg.
$FC01 E001
Status Reg.
$FC01 2001
Bus Concurrency Reg.
Figure 4–5.
Accesses from the CPU
Содержание Visualize J200
Страница 75: ... Figure 6 2 Package Tray Bottom View Figure 6 3 Unpacking Pictorial ...
Страница 76: ... 1 1 0 2 1 1 0 2 0 0 3 Figure 6 4 Package Pallet ...
Страница 82: ... Figure 8 1 Danish Keyboard ...
Страница 83: ... Figure 8 2 French Keyboard ...
Страница 84: ... Figure 8 3 German Keyboard ...
Страница 85: ... Figure 8 4 Italian Keyboard ...
Страница 86: ... Figure 8 5 Japanese Keyboard ...
Страница 87: ... Figure 8 6 Korean Keyboard ...
Страница 88: ... Figure 8 7 Norwegian Keyboard ...
Страница 89: ... Figure 8 8 Spanish Keyboard ...
Страница 90: ...8 10 Keyboard Layouts J Class Technical Reference Figure 8 9 Swedish Keyboard ...
Страница 91: ... Figure 8 10 Swiss Keyboard ...
Страница 92: ...8 12 Keyboard Layouts J Class Technical Reference Figure 8 11 Taiwanese Keyboard ...
Страница 93: ...8 13 J Class Technical Reference Keyboard Layouts Figure 8 12 United Kingdom Keyboard ...
Страница 94: ...8 14 Keyboard Layouts J Class Technical Reference Figure 8 13 United States Keyboard ...