HT82M75REW/HT82K75REW
Rev. 1.00
68
June 11, 2010
·
SREG0x1B - TXTRIG: Transmit FIFO Control Register
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
TXRTYN3
TXRTYN2
TXRTYN1
TXRTYN0
¾
TXACKREQ
¾
TXTRIG
Type
R/W
R/W
R/W
R/W
R
R/W
R
WT
POR
0
0
1
1
0
0
0
0
Bit 7-4
TXRTYN [3:0
]: Maximum TX Retry Times
0000: 0
:
0011: 3 (default)
:
0101: 15
Bit 3
Reserved: maintain as
²
0b0
²
Bit 2
TXACKREQ
: TX FIFO Acknowledge Request bit
1: acknowledgement packet requested
0: no acknowledgement packet requested (default)
Transmit a packet with Acknowledgement request. If Acknowledgement is not received,
the RF Transceiver retransmits up to xx times.
Bit 1
Reserved: maintain as
²
0b0
²
Bit 0
TXTRIG
: Transmit Trigger bit
1: Transmit Frame in TX FIFO. Bit is automatically cleared to
²
0
²
by hardware.
·
SREG0x22 - WAKECTL: Wake-up Control Register
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
IMMWAKE REGWAKE
¾
¾
¾
¾
¾
¾
Type
R/W
WT
R
R
R
R
R
R
POR
0
1
0
0
0
0
0
0
Bit 7
IMMWAKE
: Immediate Wake-up Mode Enable bit
1: enable immediate Wake-up Mode
0: disable immediate Wake-up Mode (default)
Bit 6
REGWAKE
: Register Triggered Wake-up bit
1: To wake the RF Transceiver up. Bit is automatically to
²
0
²
by hardware.
Bit 5~0
Reserved: maintain as
²
0b000000
²
·
SREG0x24 - TXSR: TX Status Register
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
TXRETRY3 TXRETRY2 TXRETRY1 TXRETRY0
¾
¾
¾
TXNX
Type
R
R
R
R
R
R
R
R
POR
0
0
0
0
0
0
0
0
Bit 7-4
TXRETRY [3:0]
: TXFIFO Retry Times
0000: 0 (default)
:
0101: 15
TXRETRY indicates the maximum number of retries of the most recent TXFIFO transmission.
Bit 3-1
Reserved: maintain as
²
0b000
²
Bit 0
TXNX
: TXFIFO Normal Release Status
1: Fail, retry count exceed
0: Succeeded (default)
electronic components distributor