HT82M75REW/HT82K75REW
Rev. 1.00
69
June 11, 2010
·
SREG0x26 - GATECLK: Gated Clock control Register
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
¾
¾
SPISYNC
¾
¾
ENTRM
¾
¾
Type
R
R
R/W
R
R
R/W
R
R
POR
0
0
0
0
0
0
0
0
Bit 7~6
Reserved: maintain as
²
0b00
²
Bit 5
SPISYNC
: SPI Interface Synchronization
1: enable (optimized - do not change)
0: disable (default)
Bit 4~3
Reserved: maintain as
²
0b00
²
Bit 2
ENTRM
: TX MAC Clock Enable Control
1: enable
0: disable (default)
Bit 1~0
Reserved: maintain as
²
0b00
²
·
SREG0x2A - SOFTRST: Software Reset control Register
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
¾
¾
¾
¾
¾
¾
RSTBB
RSTMAC
Type
R
R
R
R
R
R
WT
WT
POR
0
0
0
0
0
0
0
0
Bit 7-2
Reserved: Maintain as
²
0b000000
²
Bit 1
RSTBB
: Baseband Reset
1: reset baseband circuitry. Initialization is not needed after RSTBB reset. Bit is automatically
cleared to 0 by hardware.
Bit 0
RSTMAC
: MAC and Short/Long Addressing Registers Reset.
1: Reset MAC circuitry and Short/Long Addressing Registers. Initialization is needed after
RSTMAC reset. Bit is automatically cleared to
²
0
²
by hardware.
·
SREG0x2E - TXPEMISP: Transmit Parameters Register
Bit
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Name
TXPET3
TXPET2
TXPET1
TXPET0
¾
¾
¾
¾
Type
R/W
R/W
R/W
R/W
R
R
R
R
POR
0
1
1
1
0
1
0
1
Bit 7~4
TXPET [3:0]
: TXFIFO Retry Times.
0111: (default)
1001: (optimized - do not change)
Bit 3~0
Reserved: maintain as
²
0b0101
²
electronic components distributor