Rev. 1.71
110
April 11, 2017
Rev. 1.71
111
April 11, 2017
HT66F002/HT66F0025/HT66F003/HT66F004
Cost-Effective A/D Flash MCU with EEPROM
HT66F002/HT66F0025/HT66F003/HT66F004
Cost-Effective A/D Flash MCU with EEPROM
INTEG Register – HT66F004
Bit
7
6
5
4
3
2
1
0
Name
—
—
—
—
INT1S1
INT1S0
INT0S1
INT0S0
R/W
—
—
—
—
R/W
R/W
R/W
R/W
POR
—
—
—
—
0
0
0
0
Bit 7 ~ 4
Unimplemented, read as “0”
Bit 3 ~ 2
INT1S1, INT1S0
: Defines INT1 interrupt active edge
00: Disable Interrupt
01: Rising Edge Interrupt
10: Falling Edge Interrupt
11: Dual Edge Interrupt
Bit 1 ~ 0
INT0S1, INT0S0
: Defines INT0 interrupt active edge
00: Disable Interrupt
01: Rising Edge Interrupt
10: Falling Edge Interrupt
11: Dual Edge Interrupt
INTC0 Register – HT66F002/HT66F0025/T66F003
Bit
7
6
5
4
3
2
1
0
Name
—
TB1F
TB0F
INTF
TB1E
TB0E
INTE
EMI
R/W
—
R/W
R/W
R/W
R/W
R/W
R/W
R/W
POR
—
0
0
0
0
0
0
0
B
it 7
Unimplemented, read as "0"
B
it 6
TB1F
: Time Base 1 Interrupt Request Flag
0: No request
1: Interrupt request
B
it 5
TB0F
: Time Base 0
I
nterrupt Request
F
lag
0: No request
1: Interrupt request
B
it 4
INTF
: INT
I
nterrupt Request
F
lag
0: No request
1: Interrupt request
B
it
3
TB1E
: Time Base 1 Interrupt Control
0: Disable
1: Enable
B
it 2
TB0E
: Time Base 0
I
nterrupt Control
0: Disable
1: Enable
B
it
1
INTE
: INT
I
nterrupt Control
0:
D
isable
1: Enable
B
it 0
EMI
: Global
I
nterrupt Control
0:
D
isable
1: Enable