User Manual of Area Scan GigE Camera
75
Figure 3-52
Input Circuit
Logic 0 input level: 0~1VDC (OPTO_IN pin)
Logic 1 input level: 1.5~24VDC (OPTO_IN pin)
Maximum input current: 25 mA
Please make sure the input voltage is not from 1V to 1.5V as the electric status among
the two values is not stable.
Logic 1
Input Level
Logic 0
Input Level
Internal Logic
TDR
TDF
Figure 3-53
Input Logic Level
Input rising delay (TDR): 2.6μs
Input falling delay (TDF): 19.2μs
3.10.2
Line1 Opto-isolated Output Circuit
In controlling I/O, Line1 output circuit can be shown in Figure 3-54.
Содержание MV-CA003-20GC
Страница 91: ...User Manual of Area Scan GigE Camera 91...