
GD32L23x User Manual
629
STIF
PMOUIF
ERRIF
WKUPIF
SPSIF
RSTIF
SOFIF
ESOFIF
L1REQ
Reserved
DIR
EPNUM[3:0]
r
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
rc_w0
r
r
Bits
Fields
Descriptions
15
STIF
Successful transfer interrupt flag
This bit set by hardware when a successful transaction completes
14
PMOUIF
Packet memory overrun/underrun interrupt flag
This bit set by hardware to indicate that the packet memory is inadequate to hold
transfer data. The software writes 0 to clear this bit.
13
ERRIF
Error interrupt flag
This bit set by hardware when an error happens during transaction. The software
writes 0 to clear this bit.
12
WKUPIF
Wakeup interrupt flag
This bit set by hardware in the SUSPEND state to indicate that activity is detected.
The software writes 0 to clear this bit.
11
SPSIF
Suspend state interrupt flag
When no traffic happen in 3ms, hardware set this bit to indicate a SUSPEND
request. The software writes 0 to clear this bit.
10
RSTIF
USB reset interrupt flag
Set by hardware when the USB RESET signal is detected. The software writes 0
to clear this bit.
9
SOFIF
Start of frame interrupt flag
Set by hardware when a new SOF packet arrives, The software writes 0 to clear
this bit.
8
ESOFIF
Expected start of frame interrupt flag
Set by the hardware to indicate that a SOF packet is expected but not received.
The software writes 0 to clear this bit.
7
L1REQ
Set by the hardware when LPM L1 transaction is successfully received and
acknowledged. The software writes 0 to clear this bit.
6:5
Reserved
Must be kept at reset value.
4
DIR
Direction of transaction
Set by the hardware to indicate the direction of the transaction
0: OUT type
1: IN type
3:0
EPNUM[3:0]
Endpoint Number
Set by the hardware to identify the endpoint which the transaction is directed to