
GD32L23x User Manual
40
X011: reserved
X100: reserved
X101: reserved
X110: reserved
X111: reserved
7:4
EXTI13_SS[3:0]
EXTI 13 sources selection
X000: PA13 pin
X001: PB13 pin
X010: PC13 pin
X011: reserved
X100: reserved
X101: reserved
X110: reserved
X111: reserved
3:0
EXTI12_SS[3:0]
EXTI 12 sources selection
X000: PA12 pin
X001: PB12 pin
X010: PC12 pin
X011: reserved
X100: reserved
X101: reserved
X110: reserved
X111: reserved
1.6.6.
IRQ Latency register (SYSCFG_CPU_IRQ_LAT)
Address offset: 0x100
Reset value: 0x0000 0000
This register can be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IRQ_LATENCY[7:0]
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7:0
IRQ_LATENCY[7:0]
IRQ_LATENCY specifies the minimum number of cycles between an interrupt that
becomes pended in the NVIC, and the vector fetch for that interrupt being issued on