
GD32L23x User Manual
144
These bits are set and cleared by software.
Refer to CTL0[1:0] description
19:18
CTL9[1:0]
Pin 9 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
17:16
CTL8[1:0]
Pin 8 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
15:14
CTL7[1:0]
Pin 7 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
13:12
CTL6[1:0]
Pin 6 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
11:10
CTL5[1:0]
Pin 5 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
9:8
CTL4[1:0]
Pin 4 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
7:6
CTL3[1:0]
Pin 3 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
5:4
CTL2[1:0]
Pin 2 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
3:2
CTL1[1:0]
Pin 1 configuration bits
These bits are set and cleared by software.
Refer to CTL0[1:0] description
1:0
CTL0[1:0]
Pin 0 configuration bits
These bits are set and cleared by software.
00: Input mode (reset value)
01: GPIO output mode
10: Alternate function mode
11: Analog mode
7.4.2.
Port output mode register (GPIOx_OMODE, x=A..D,F)
Address offset: 0x04