
GD32L23x User Manual
470
Cleared by writing 1 to FEC bit in LPUART_INTC register.
0
PERR
Parity error flag
0: No parity error is detected
1: Parity error flag is detected. An interrupt will occur if the PERRIE bit is set in
LPUART_CTL0.
Set by hardware when a parity error occurs in receiver mode.
Cleared by writing 1 to PEC bit in LPUART_INTC register.
20.4.7.
Interrupt status clear register (LPUART_INTC)
Address offset: 0x20
Reset value: 0x0000 0000
This register has to be accessed by word (32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
WUC
Reserved
AMC
Reserved
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CTSC
Reserved
TCC
Reserved
IDLEC
OREC
NEC
FEC
PEC
w
w
w
w
w
w
w
Bits
Fields
Descriptions
31:21
Reserved
Must be kept at reset value
20
WUC
Wakeup from Deep-sleep mode clear
Writing 1 to this bit clears the WUF bit in the LPUART_STAT register..
19:18
Reserved
Must be kept at reset value
17
AMC
ADDR match clear
Writing 1 to this bit clears the AMF bit in the LPUART_STAT register.
16:10
Reserved
Must be kept at reset value
9
CTSC
CTS change clear
Writing 1 to this bit clears the CTSF bit in the LPUART_STAT register.
8:7
Reserved
Must be kept at reset value
6
TCC
Transmission complete clear
Writing 1 to this bit clears the TC bit in the LPUART_STAT register.
5
Reserved
Must be kept at reset value
4
IDLEC
Idle line detected clear
Writing 1 to this bit clears the IDLEF bit in the LPUART_STAT register.
3
OREC
Overrun error clear