
GD32L23x User Manual
200
This bit is set and reset by software.
0: no effect
1: hold the FWDGT counter clock for debugging when the core is halted.
7:3
Reserved
Must be kept at reset value.
2
STB_HOLD
Standby mode hold bit
This bit is set and reset by software.
0: no effect
1: In the standby mode, the clock of AHB bus and system clock are provided by
CK_IRC16M, a system reset generated when exiting standby mode.
1
DSLP_HOLD
Deep-sleep mode hold bit
This bit is set and reset by software.
0: no effect
1: In the deep-sleep mode, the clock of AHB bus and system clock are provided by
CK_IRC16M.
0
SLP_HOLD
Sleep mode hold bit
This bit is set and reset by software.
0: no effect
1: In the sleep mode, the clock of AHB is on.
12.4.3.
Control register 1 (DBG_CTL1)
Address offset: 0x08
Reset value: 0x0000 0000; power reset only
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved.
I2C2_HO
LD
LPTIMER
_HOLD
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
RTC_HO
LD
Reserved
rw
Bits
Fields
Descriptions
31:18
Reserved
Must be kept at reset value.
17
I2C2_HOLD
I2C2 hold bit
This bit is set and reset by software.
0: no effect
1: hold the I2C2 status to avoid SMBUS timeout for debugging when the core is
halted.
16
LPTIMER_HOLD
LPTIMER hold bit
This bit is set and reset by software.