Figure 17 shows the hard switching on waveforms at 400V/30A. A Vds dip can be seen due to the rising
drain current (di/dt in the power loop ΔV=Lpxdi/dt, where Lp is the total power loop inductance). After
the drain current reaches the inductor current, the Vds starts to fall. The Vgs undershoot spike is caused
by the miller feedback via Cgd under negative dv/dt.
Due to the low gate charge and small R
G(OFF)
, GaN E-HEMT gate has limited control on the turn-off
dv/dt. Instead the Vds rise time is determined by how fast the turn-off current charges switching node
capacitance (Coss).
The low Coss of GaN E-HEMT and low parasitic inductance of GaNPX™ package together with
optimized PCB layout, enables a fast and clean turn-off Vds waveform with only 50V the turn-off Vds
overshoot at dv/dt > 100V/ns. The measured rise time is 3.9ns at 400V and 30A hard turn-off
。
Содержание GS66502B-EVBDB
Страница 9: ...GaNPX T GaNPX T FR4 PCB Heatsink M3 Screw Lock Washter Insulated bushing TIM...
Страница 17: ......
Страница 19: ...A T M search coaxial current shunt SDN 414 10 0 1 is installed for switching loss measurement as shown below...
Страница 23: ......
Страница 25: ......
Страница 26: ...Top Layer Mid Layer 1 Mid Layer 2 Bottom Layer...
Страница 29: ...Assembly Top Assembly Bottom...
Страница 32: ......