![Freescale Semiconductor MPC5604B Скачать руководство пользователя страница 116](http://html1.mh-extra.com/html/freescale-semiconductor/mpc5604b/mpc5604b_quick-start-manual_2330604116.webp)
Message buffer data coherence mechanisms:
Deactivation: when the user tries to write to the Control & Status word of an MB, the MB
will be excluded from the ongoing Tx/Rx arbitration/matching cycle. This will allow
maintaining some data coherency but there still some situations where incoherencies
can occur (see R.M Rev8, 22.4.7.2).
Lock: when user reads the Control & Status word of an Rx MB, it is assumed that user
wants to read the whole MB so its contents are locked, and cannot be altered until the
user makes a dummy read of the free-running timer (TIMER register) or until it reads
another MB’s Control & Status.
7.2.2.
RX FIFO Engine
When FIFO option is selected the first eight message buffers in the memory is replaced by a FIFO
engine.
Figure 120: Selecting the memory mapping of FlexCAN in MPC5604B_0M27V_0102.h
This engine is made of a single MB structure, with no code field, followed by 8 ID tables for
filtering the Rx frames.
Figure 121: Rx FIFO Structure (R.M. Rev8 – Fig. 22-3)
Содержание MPC5604B
Страница 1: ...LAAS CNRS Quick Start to MPC5604B Embedded Development Sahin Serdar 21 06 2013...
Страница 31: ...Figure 33 INTC SW HW mode comparison Freescale Tutorial...
Страница 87: ......
Страница 132: ......
Страница 133: ...127 Appendix 2 Pad Configurations...
Страница 134: ......
Страница 135: ......
Страница 136: ......
Страница 137: ......
Страница 138: ......
Страница 139: ......
Страница 140: ......
Страница 141: ...Appendix 3 Peripheral input pin selection...
Страница 142: ......
Страница 143: ...137 Appendix 4 Interrupt Vector Table...
Страница 144: ......
Страница 145: ......
Страница 146: ......
Страница 147: ......
Страница 148: ...Appendix 5 I C Baud Rate Prescaler Values...
Страница 149: ......
Страница 150: ......