3
27
Advanced Chipset Features
► Memory Configuration / DRAM Timing Configuration
Press <Enter> to go to its submenu.
The following six items display the values configured at the settings of "DRAM Timing Mode".
► CAS Latency
This item shows the CAS latency. The CAS Latency is the number of clock cycles that elapse
from the time the request for data is sent to the actual memory location until the data is trans-
mitted from the module.
► RAS / CAS Delay
This item displays a delay time (in clock cycles) between the CAS and RAS strobe signals.
► Row Precharge Time
This item shows the number of clock cycles taken between issuing of the precharge command
and the active command. The DRAM row precharge time is in unit of clock cycle.
► Min Active RAS
Displays the number of clock cycles taken between a bank active command and issuing of the
precharge command.
► RAS / RAS Delay
This item
displays a delay time (in clock cycles) between the RAS and RAS strobe signals.
► Row Cycle
This item shows the minimum timing interval between successive active commands to the
same bank. The row cycle time is in unit of clock cycle.
CMOS Setup Utility - Copyright (C) 1985-2006, American Megatrends, Inc.
Advanced Chipset Features
Northbridge Chipset Configuration
Help Item
► Memory Configuration
[Press Enter]
► DRAM Timing Configuration
[Press Enter]
CAS Latency
:N/A , 6 CLK
RAS/CAS Delay
:N/A , 6 CLK
Row Precharge Time
:N/A , 6 CLK
Min Active RAS
:N/A , 15 CLK
RAS/RAS Delay
:N/A , 4 CLK
Row Cycle
:N/A , 21 CLK
↑↓←→:Move Enter:Select +/-/:Value F10:Save ESC:Exit F1:General Help
F9:Optimized Defaults
[Press Enter]