2010-06-30
Page 23 of 42
IT430_Tech_doc.doc
4.10.2
EIT2
The EIT2 signal is available as either an edge triggered or a level triggered interrupt, while EIT is
only available as a level triggered interrupt. Either high or low levels or either rising edge or falling
edge are programmable as the active condition on EIT2. The input can be left not connected
when not used.
In order to recognize a level or an edge, the pin input must remain in a given state for a long
enough time for the RTC re-timing process to sample the level, 3 RTC_CLK ticks are sufficient,
about 90
µ
s. At system reset, the EIT2 pin is disabled.
4.11 ELCK
The ECLK is reserved for external clock input with special variant for A-GPS frequency aiding.
The input can be left not connected when not used.
4.12 TSYNC
TSYNC input is reserved for external time aiding with a special variant used for A-GPS. The input
can be left not connected when not used.
4.13 Mechanical dimensions and contact numbering
Module size is square 9.6 mm (width/length) and 1.85 mm (height, 2.15 mm max). General
tolerance is
±
0.3 mm. Note pin 1 polarity mark on the lower left corner on the shield.
Содержание IT430
Страница 24: ...2010 06 30 Page 24 of 42 IT430_Tech_doc doc Figure 3 Dimensions ...
Страница 38: ...2010 06 30 Page 38 of 42 IT430_Tech_doc doc 7 3 Circuit drawing ...
Страница 39: ...2010 06 30 Page 39 of 42 IT430_Tech_doc doc 7 4 Assembly drawing Top side 7 5 Artwork layer 1 Top ...
Страница 40: ...2010 06 30 Page 40 of 42 IT430_Tech_doc doc 7 6 Artwork layer 2 7 7 Artwork layer 3 ...
Страница 41: ...2010 06 30 Page 41 of 42 IT430_Tech_doc doc 7 8 Artwork layer 4 Bottom ...