Page 16
Epson Research and Development
Vancouver Design Center
S5U13505-D9000
Evaluation Board User Manual
X23A-G-002-04
Issue Date: 01/02/05
SmZ
1
chA6p11
M/R#
21
GND
GND
2
chA6p12
RD#
22
GND
GND
3
chA6p13
WE1#
23
chA6p34
N/C
4
chA6p14
RESET#
24
GND
GND
5
chA6p15
N/C
25
GND
GND
6
chA6p16
N/C
26
GND
GND
7
chA6p17
N/C
27
chA6p33
D15
8
chA6p18
D14
28
GND
GND
9
chA6p19
D13
29
GND
GND
10
chA6p20
D12
30
GND
GND
11
chA6p21
D11
31
chA6p32
D10
12
chA6p22
D9
32
GND
GND
13
chA6p23
D8
33
GND
GND
14
chA6p24
D7
34
GND
GND
15
chA6p25
D6
35
GND
GND
16
chA6p26
D5
36
chA6p31
D4
17
chA6p27
D3
37
GND
GND
18
chA6p28
D2
38
GND
GND
19
chA6p29
D1
39
GND
GND
20
chA6p30
D0
40
GND
GND
Table 3-2: Connectors Pinout for Channel A6 (Continued)
Channel A6
Pin #
FPGA Signal
S1D13505 Signal
Pin #
FPGA Signal
S1D13505 Signal