APPENDIX A: Registers for PCIe8g3 S5
Registers, Port: Ports 0–3 (SFPs)
EDT, Inc.
2017 January 04
32
0x800014, 810014, 820014, 830014 Frame Statistics Count Control
0x800018, 810018, 820018, 830018 Transmit National Byte
0x80001C, 81001C, 82001C, 83001C Transmit Test Pattern
9–8
RW
[no name]
Select transmit trigger source:
0 = external
1 = internal
7
RW
STRATIX5_
RXTRIG_ARM
Set to arm receive trigger.
6–3
–
–
Reserved.
2
RW
[no name]
Set to disable wait for frame receive trigger mode.
1–0
RW
[no name]
Select receive trigger source:
0 = external
1 = internal
Access / Notes:
32-bit read-write
0x800014 (Port 0): STRATIX5_REGXL8(STRATIX5_FRM_CNT_CTRL, 0)
0x810014 (Port 1): STRATIX5_REGXL8(STRATIX5_FRM_CNT_CTRL, 1)
0x820014 (Port 2): STRATIX5_REGXL8(STRATIX5_FRM_CNT_CTRL, 2)
0x830014 (Port 3): STRATIX5_REGXL8(STRATIX5_FRM_CNT_CTRL, 3)
Bit
Access
Name
Description
31–8
–
–
Reserved.
7
RW
[no name]
Set to enable the frame statistics counters; clear to reset the counters.
6–1
–
–
Reserved.
0
RW
[no name]
Set to capture frame statistics counter data (B1, B2, M1, LOF); clear to update counters continuously.
Access / Notes:
32-bit read-write
0x800018 (Port 0): STRATIX5_REGXL8(STRATIX5_TX_NATIONAL, 0)
0x810018 (Port 1): STRATIX5_REGXL8(STRATIX5_TX_NATIONAL, 1)
0x820018 (Port 2): STRATIX5_REGXL8(STRATIX5_TX_NATIONAL, 2)
0x830018 (Port 3): STRATIX5_REGXL8(STRATIX5_TX_NATIONAL, 3)
Bit
Access
Name
Description
31–8
–
–
Reserved.
7–0
RW
[no name]
The National byte for locally generated SONET / SDH transmit frames.
Access / Notes:
32-bit read-write
0x80001C (Port 0): STRATIX5_REGXL8(STRATIX5_TX_TEST_PAT, 0)
0x81001C (Port 1): STRATIX5_REGXL8(STRATIX5_TX_TEST_PAT, 1)
0x82001C (Port 2): STRATIX5_REGXL8(STRATIX5_TX_TEST_PAT, 2)
0x83001C (Port 3): STRATIX5_REGXL8(STRATIX5_TX_TEST_PAT, 3)
Bit
Access
Name
Description
31–16
–
–
Reserved.
15–0
RW
[no name]
Set the transmit test pattern.