![EDT PCIe8g3 A5 10G Скачать руководство пользователя страница 44](http://html.mh-extra.com/html/edt/pcie8g3-a5-10g/pcie8g3-a5-10g_user-manual_2362807044.webp)
APPENDIX A: Registers for PCIe8g3 S5
Registers, Port: Port 4 (QSFP/+)
EDT, Inc.
2017 January 04
44
0x840064 Transceiver Reconfiguration Address and Control
0x840068 Transceiver Reconfiguration Address and Control
0x84006C Transceiver Reconfiguration Address and Control
0x840074 Frequency Counter Enable
0x840078 Receive Frequency Counter
3
R only
[no name]
Lane 1 transceiver clock and data recovery (CDR) is locked to data.
2
R only
[no name]
Lane 1 transceiver clock and data recovery (CDR) is locked to reference clock.
1
R only
[no name]
Lane 0 transceiver clock and data recovery (CDR) is locked to data.
0
R only
[no name]
Lane 0 transceiver clock and data recovery (CDR) is locked to reference clock.
Access / Notes:
32-bit read-write
/
STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_ADDR, 4)
Bit
Access
Name
Description
31–19
–
–
Reserved.
18
RW
[no name]
Caution: This bit affects all ports. Set to reset the entire FPGA transceiver reconfiguration interface.
17
R only
[no name]
Set when the transceiver reconfiguration interface is busy.
16
RW
[no name]
Set to reset the port’s transceiver.
15–0
RW
[no name]
Reconfiguration register address.
Access / Notes:
32-bit read-write
/
STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_WDATA, 4)
Bit
Access
Name
Description
31–0
RW
[no name]
Reconfigure interface write data.
Access / Notes:
32-bit read-only
/
STRATIX5_REGXL8(STRATIX5_XCVR_MGMT_RDATA, 4)
Bit
Access
Name
Description
31–0
R only
[no name]
Reconfigure interface read data.
Access / Notes:
32-bit read-write
/
STRATIX5_REGXL8(STRATIX5_FREQ_CNT_EN, 4)
Bit
Access
Name
Description
31–1
–
–
Reserved.
0
RW
[no name]
Set to enable to frequency counter.
Access / Notes:
32-bit read-only
/
STRATIX5_REGXL8(STRATIX5_FREQ_CNT_RX, 4)
Bit
Access
Name
Description
31–24
–
–
Reserved.
23–0
R only
[no name]
Receive frequency counter value.