PCIe8g3 S5 Family
Overview
EDT, Inc.
2017 January 04
7
PCIe8g3 S5 Family
Overview
The PCIe8g3 S5 (“S5”) family is a group of multiport, multirate interfaces. Currently this family includes two versions...
•
The S5 10G – so named because it can support up to four 10G transceivers.
•
The S5 40G – so named because it can support one 40G transceiver, plus two 10G transceivers.
Each version includes...
•
One Altera Stratix V GX FPGA, with multiple options available;
•
One eight-lane PCIe Gen 3 DMA interface;
•
Two independent 4 GB banks of DDR3 DRAM, for a total of 8 GB;
•
Four programmable oscillators (one per port);
•
Support for a jitter-attenuated recovery clock; and
•
A variety of transceiver options.
shows the transceiver options (by port) for each version.
Table
1.
S5 10G and 40G – options by port
S5
Port
DMA channel
Transceiver
Wavelength(s)
Signal(s)*
10G
0
0
SFP
1550, 1310, 850 nm
1GbE; OC3/12/48 (STM1/4/16); OTU1
SFP+
1550, 1310 nm
10GbE; OC 192 (STM64); OTU2/2e/2f
SFP+
850 nm
10GbE only
1
1
[same as port 0]
2
2
[same as port 0]
3
3
[same as port 0]
40G
0
0
SFP
1550, 1310, 850 nm
1GbE; OC3/12/48 (STM1/4/16); OTU1
SFP+
1550, 1310 nm
10GbE; OC 192 (STM64); OTU2/2e/2f
SFP+
850 nm
10GbE only
1
1
[same as port 0]
4
0 (when
sel_port
= 4)
QSFP+
850 nm
40GbE
* SONET (OC3/12/48) and SDH (STM1/4/16) signal names are used interchangeably.
For signal standards, see