Embedded Solutions
Page 30 of 46
Virtex Pin Out
The Virtex FPGA pin definitions are contained in the engineering kit and repeated here
as a reference. The hardwired pins for power and ground are not shown.
Signal Name Pin
Direction
I/O Standard
OSC
C13
Input
LVCMOS 3.3 V
VCLK66
A16
Input
LVCMOS 3.3 V
CLK66FB
C10
Output
LVCMOS 3.3 V
VD<0>
A3
Bidir
LVCMOS 3.3 V
VD<1>
B3
Bidir
LVCMOS 3.3 V
VD<2>
A4
Bidir
LVCMOS 3.3 V
VD<3>
B4
Bidir
LVCMOS 3.3 V
VD<4>
A5
Bidir
LVCMOS 3.3 V
VD<5>
B6
Bidir
LVCMOS 3.3 V
VD<6>
A6
Bidir
LVCMOS 3.3 V
VD<7>
B7
Bidir
LVCMOS 3.3 V
VD<8>
A7
Bidir
LVCMOS 3.3 V
VD<9>
B9
Bidir
LVCMOS 3.3 V
VD<10>
A8
Bidir
LVCMOS 3.3 V
VD<11>
B10
Bidir
LVCMOS 3.3 V
VD<12>
A9
Bidir
LVCMOS 3.3 V
VD<13>
B12
Bidir
LVCMOS 3.3 V
VD<14>
A10
Bidir
LVCMOS 3.3 V
VD<15>
B13
Bidir
LVCMOS 3.3 V
VD<16>
A11
Bidir
LVCMOS 3.3 V
VD<17>
B14
Bidir
LVCMOS 3.3 V
VD<18>
A12
Bidir
LVCMOS 3.3 V
VD<19>
B15
Bidir
LVCMOS 3.3 V
VD<20>
A15
Bidir
LVCMOS 3.3 V
VD<21>
B17
Bidir
LVCMOS 3.3 V
VD<22>
A17
Bidir
LVCMOS 3.3 V
VD<23>
B18
Bidir
LVCMOS 3.3 V
VD<24>
A18
Bidir
LVCMOS 3.3 V
VD<25>
B20
Bidir
LVCMOS 3.3 V
VD<26>
A19
Bidir
LVCMOS 3.3 V
VD<27>
B21
Bidir
LVCMOS 3.3 V
VD<28>
A20
Bidir
LVCMOS 3.3 V
VD<29>
B23
Bidir
LVCMOS 3.3 V
VD<30>
A21
Bidir
LVCMOS 3.3 V
VD<31>
B24
Bidir
LVCMOS 3.3 V