29 September 1997 – Subject To Change
Clocks, Cache, and External Interface
4–35
21164PC-Initiated System Transactions
Figure 4–15 READ MISS with Victim Timing Diagram, Pipelined Mode
sys_clk
012345678
9
1
01
11
2
1
4
13
15
16
17
18
19
20
21
22
23
24
25
addr_h<39:4>
cmd_h<3:0>
A0
FM-05567.AI4
data_h<127:0>
index_h<21:4>
tag_ram_oe_l
tag_ram_we_l
V00
dack_h
st_clk
x
_h
bc_clk_delay
A0
A0
tag_data<32:19>
T1
tag_dirty_h
/D
/D
tag_valid_h
/V
V
data_adsc_l
data_adv_l
data_ram_oe_l
data_ram_we_l<3:0>
F
victim_pending_h
RM0
NOP
BCTVM
NOP
V0
cack_h
fill_h
fill_id_h
Da0
Da1
Db0
Db1
V01
V02
V03
F00
F01
bc_clk fill_offset
A1
T0
/D
/V
T0
0
0
A0
miss0
miss1
deassertion at final dack 1 1 CPU cycle
idle_bc_h