5–48
Internal Processor Registers
29 September 1997 – Subject To Change
Memory Address Translation Unit (MTU) IPRs
WB_
PENDING
<07>
R,0
This bit indicates the status of the MAF WB file. When set,
there are one or more outstanding WB requests in the MAF
file. When clear, there are no outstanding WB requests.
WB_SET_LO_
THRESH<1:0>
<09:08>
RW,0
These bits set the threshold at which the WB begins arbitration
at low priority. The thresholds are as follows:
00 3
entries
01
4 entries
10 5
entries
11
2 entries (21164 mode)
WB_SET_LO_THRESH must be greater than
WB_CLR_LO_THRESH
WB_CLR_LO_
THRESH<1:0>
<11:10>
RW,0
These bits set the threshold at which the WB stops arbitration.
The thresholds are as follows:
00 0
entries
01
1 entry (21164 mode)
10 2
entries
11
3 entries
WB_SET_LO_THRESH must be greater than
WB_CLR_LO_THRESH
Table 5–19 Miss Address File Mode Register Fields
(Sheet 2 of 2)
Name
Extent
Type
Description