FR, MB91460, FR Clocks
Document No. 002-05317 Rev. *C
7
3.5
Oscillation Control Register (OSCCR)
Bit No.
Name
Explanation
Initial
Value
Value
Operation
7-2
-
Undefined
-
Always write 0
1
OSCDS2
Stop Sub clock oscillation in
Sub-RUN on CLKRC
0*
X
+
0
Write: Does not halt Sub clock
oscillation during Sub-
RUN on CLKRC
Read: Sub clock mode can be selected
after the
oscillation stabilization time elapses
1
Write: Halt Sub clock oscillation during
Sub-RUN on
CLKRC
Read: Selecting Sub clock mode is
prohibited
1
OSCDS1
Stop Sub clock oscillation in
Sub-RUN on CLKRC
0*
X
+
0
Write: Does not halt Main clock
oscillation during Sub clock mode
Read: Main clock mode can be selected
after the
oscillation stabilization time elapses
1
Write: Halt Main clock oscillation during
Sub clock mode
Read: Selecting Main clock mode is
prohibited
3.6
PLL Control Registers (PLLDIVM)
Bit No.
Name
Explanation
Initial Value
Value
Operation
7,6,5,4
-
Undefined
-
Always write 0
3,2,1,0
DVM3-0
PLL divide-by-M selection
0000*
XXXX
+
0000
CLKVCO / 1
0001
CLKVCO / 2
…
…
1111
CLKVCO / 16
3.7
PLL Control Registers (PLLDIVN)
Bit No.
Name
Explanation
Initial Value
Value
Operation
7,6
-
Undefined
-
Always write 0
5-0
DVN5-0
PLL divide-by-N selection
0000*
XXXX
+
0000
CLKPLL/ 1
0001
CLKPLL/ 2
…
…
1111
CLKPLL/ 16
* INITX pin input, watchdog reset
+ Software reset