background image

CY7C1310AV18

CY7C1312AV18

CY7C1314AV18

 PRELIMINARY

Document #: 38-05497 Rev. *A

Page 5 of 21

Q

[x:0]

Outputs-

Synchronous

Data Output signals

. These pins drive out the requested data during a Read operation. 

Valid data is driven out on the rising edge of both the C and C clocks during Read 

operations or K and K when in single clock mode. When the Read port is deselected, 

Q

[x:0]

 are automatically tri-stated. 

CY7C1310AV18 

 Q

[7:0]

CY7C1312AV18 

 Q

[17:0]

CY7C1314AV18 

 Q

[35:0]

RPS

Input-

Synchronous

Read Port Select, active LOW

. Sampled on the rising edge of Positive Input Clock (K). 

When active, a Read operation is initiated. Deasserting will cause the Read port to be 

deselected. When deselected, the pending access is allowed to complete and the output 

drivers are automatically tri-stated following the next rising edge of the C clock. Each 

read access consists of a burst of two sequential transfers.

C

Input-Clock

Positive Output Clock Input

. C is used in conjunction with C to clock out the Read data 

from the device. C and C can be used together to deskew the flight times of various 

devices on the board back to the controller. See application example for further details.

C

Input-Clock

Negative Output Clock Input

. C is used in conjunction with C to clock out the Read data 

from the device. C and C can be used together to deskew the flight times of various 

devices on the board back to the controller. See application example for further details.

K

Input-Clock

Positive Input Clock Input

. The rising edge of K is used to capture synchronous inputs 

to the device and to drive out data through Q

[x:0] 

when in single clock mode. All accesses 

are initiated on the rising edge of K. 

K

Input-Clock

Negative Input Clock Input

. K is used to capture synchronous inputs being presented 

to the device and to drive out data through Q

[x:0]

 when in single clock mode.

CQ

Echo Clock

CQ is referenced with respect to C

. This is a free running clock and is synchronized 

to the output clock(C) of the QDR-II. In the single clock mode, CQ is generated with 

respect to K. The timings for the echo clocks are shown in the AC timing table.

CQ

Echo Clock

CQ is referenced with respect to C

. This is a free running clock and is synchronized 

to the output clock(C) of the QDR-II. In the single clock mode, CQ is generated with 

respect to K. The timings for the echo clocks are shown in the AC timing table.

ZQ

Input

Output Impedance Matching Input

. This input is used to tune the device outputs to the 

system data bus impedance. CQ,CQ and Q

[x:0] 

output impedance are set to 0.2 x RQ, 

where RQ is a resistor connected between ZQ and ground. Alternately, this pin can be 

connected directly to V

DD

, which enables the minimum impedance mode. This pin cannot 

be connected directly to GND or left unconnected.

DOFF

Input

DLL Turn Off – Active LOW

. Connecting this pin to ground will turn off the DLL inside 

the device. The timings in the DLL turned off operation will be different from those listed 

in this data sheet. More details on this operation can be found in the application note, 

“DLL Operation in the QDR-II.”

TDO

Output

TDO for JTAG

.

TCK

Input

TCK pin for JTAG

.

TDI

Input

TDI pin for JTAG

.

TMS

Input

TMS pin for JTAG

.

NC

N/A

Not connected to the die

. Can be tied to any voltage level.

NC/36M

N/A

Address expansion for 36M

. This is not connected to the die and so can be tied to any 

voltage level.

NC/72M

N/A

Address expansion for 72M

. This is not connected to the die and so can be tied to any 

voltage level.

V

SS

/72M

Input

Address expansion for 72M

. This must be tied LOW on the 18M devices.

V

SS

/144M

Input

Address expansion for 144M

. This must be tied LOW on the 18M devices.

V

SS/

288M

Input

Address expansion for 288M

. This must be tied LOW on the 18M devices.

Pin Definitions 

 (continued)

Pin Name

I/O

Pin Description

[+] Feedback 

Содержание CY7C1310AV18

Страница 1: ...ead operations and the Write Port has dedicated Data Inputs to support Write opera tions QDR II architecture has separate data inputs and data outputs to completely eliminate the need to turn around t...

Страница 2: ...ata Reg RPS WPS Q 17 0 Control Logic Address Register Reg Reg Reg 18 19 18 36 18 BWS 1 0 VREF Write Add Decode 18 A 18 0 19 C C 18 512K x 18 Array 512K x 18 Array Write Reg Write Reg CQ CQ 18 DOFF Log...

Страница 3: ...VREF NC NC VDDQ NC VDDQ NC NC VDDQ VDDQ VDDQ D1 VDDQ NC Q1 NC VDDQ VDDQ NC VSS NC D0 NC TDI TMS VSS A NC A NC D2 NC ZQ NC Q0 NC NC NC NC A CY7C1312AV18 1M 18 11 15 BGA 2 3 4 5 6 7 1 A B C D E F G H J...

Страница 4: ...tten into the device A Input Synchronous Address Inputs Sampled on the rising edge of the K read address and K write address clocks during active read and write operations These address inputs are mul...

Страница 5: ...to drive out data through Q x 0 when in single clock mode CQ Echo Clock CQ is referenced with respect to C This is a free running clock and is synchronized to the output clock C of the QDR II In the s...

Страница 6: ...on of wait states in a depth expanded memory Write Operations Write operations are initiated by asserting WPS active at the rising edge of the Positive Input Clock K On the same K clock rise the data...

Страница 7: ...et by slowing the cycle time of input clocks K and K to greater than 30 ns Application Example 1 Truth Table 2 3 4 5 6 7 Operation K RPS WPS DQ DQ Write Cycle Load address on the rising edge of K cloc...

Страница 8: ...es during this portion of a write operation H H L H No data is written into the devices during this portion of a write operation Write Cycle Descriptions CY7C1314AV18 2 8 BWS0 BWS1 BWS2 BWS3 K K Comme...

Страница 9: ...t LOW Voltage 12 13 0 3 VREF 0 1 V VIN Clock Input Voltage 0 3 VDDQ 0 3 V IX Input Load Current GND VI VDDQ 5 5 A IOZ Output Leakage Current GND VI VDDQ Output Disabled 5 5 A VREF InputReferenceVoltag...

Страница 10: ...tCQOH tCHCQX Echo Clock Hold after C C Clock Rise 0 50 0 50 ns tCQD tCQHQV Echo Clock High to Data Valid 0 40 0 40 ns tCQDOH tCQHQX Echo Clock High to Data Invalid 0 40 0 40 ns tCHZ tCHZ Clock C and C...

Страница 11: ...CCLK Clock Input Capacitance 6 pF CO Output Capacitance 7 pF AC Test Loads and Waveforms Note 20 Tested initially and after any design or process change that may affect these parameters 1 25V 0 25V R...

Страница 12: ...if address A2 A1 then data Q20 D10 and Q21 D11 Write data is forwarded immediately as read results This note applies to the whole diagram Read Write Deselect Sequence K 1 2 3 4 5 8 10 6 7 K RPS WPS A...

Страница 13: ...is placed between the TDI and TDO pins as shown in TAP Controller Block Diagram Upon power up the instruction register is loaded with the IDCODE instruction It is also loaded with the IDCODE instruct...

Страница 14: ...ter between the TDI and TDO pins PRELOAD allows an initial data pattern to be placed at the latched parallel outputs of the boundary scan register cells pri or to the selection of another boundary sca...

Страница 15: ...ents the value at TMS at the rising edge of TCK TAP Controller State Diagram 24 TEST LOGIC RESET TEST LOGIC IDLE SELECT DR SCAN CAPTURE DR SHIFT DR EXIT1 DR PAUSE DR EXIT2 DR UPDATE DR SELECT IR SCAN...

Страница 16: ...tage IOL 2 0 mA 0 4 V VOL2 Output LOW Voltage IOL 100 A 0 2 V VIH Input HIGH Voltage 0 65VDD VDD 0 3 V VIL Input LOW Voltage 0 3 0 35VDD V IX Input and OutputLoad Current GND VI VDD 5 5 A Note 25 Thes...

Страница 17: ...imes tTMSH TMS Hold after TCK Clock Rise 10 ns tTDIH TDI Hold after Clock Rise 10 ns tCH Capture Hold after Clock Rise 10 ns Output Times tTDOV TCK Clock LOW to TDO Valid 20 ns tTDOX TCK Clock LOW to...

Страница 18: ...dor ID code and places the register between TDI and TDO This operation does not affect SRAM operation SAMPLE Z 010 Captures the Input Output contents Places the boundary scan register between TDI and...

Страница 19: ...1 6C 52 8A 53 7A 54 7B 55 6B 56 6A 57 5B 58 5A 59 4A 60 5C 61 4B 62 3A 63 1H 64 1A 65 2B 66 3B 67 1C 68 1B 69 3D 70 3C 71 1D 72 2C 73 3E Boundary Scan Order continued Bit Bump ID 74 2D 75 2E 76 1E 77...

Страница 20: ...names mentioned in this document are the trademarks of their respective holders Ordering Information Speed MHz Ordering Code Package Name Package Type Operating Range 167 CY7C1310AV18 167BZC BB165D 13...

Страница 21: ...nt History Page Document Title CY7C1310AV18 CY7C1312AV18 CY7C1314AV18 18 Mb QDR II SRAM 2 Word Burst Architecture Document Number 38 05497 REV ECN No Issue Date Orig of Change Description of Change 20...

Отзывы: